位置:CD54HC40105F3A.A > CD54HC40105F3A.A详情

CD54HC40105F3A.A中文资料

厂家型号

CD54HC40105F3A.A

文件大小

401.99Kbytes

页面数量

22

功能描述

High-Speed CMOS Logic 4-Bit x 16-Word FIFO Register

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC40105F3A.A数据手册规格书PDF详情

Features

• Independent Asynchronous Inputs and Outputs

• Expandable in Either Direction

• Reset Capability

• Status Indicators on Inputs and Outputs

• Three-State Outputs

• Shift-Out Independent of Three-State Control

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Applications

• Bit-Rate Smoothing

• CPU/Terminal Buffering

• Data Communications

• Peripheral Buffering

• Line Printer Input Buffers

• Auto-Dialers

• CRT Buffer Memories

• Radar Data Acquisition

Description

The ’HC40105 and ’HCT40105 are high-speed silicon-gate

CMOS devices that are compatible, except for “shift-out”

circuitry, with the CD40105B. They are low-power first-in-out

(FIFO) “elastic” storage registers that can store 16 four-bit

words. The 40105 is capable of handling input and output

data at different shifting rates. This feature makes it

particularly useful as a buffer between asynchronous

systems.

Each work position in the register is clocked by a control flipflop,

which stores a marker bit. A “1” signifies that the position’s

data is filled and a “0” denotes a vacancy in that position.

The control flip-flop detects the state of the preceding

flip-flop and communicates its own status to the succeeding

flip-flop. When a control flip-flop is in the “0” state and sees a

“1” in the preceeding flip-flop, it generates a clock pulse that

transfers data from the preceding four data latches into its

own four data latches and resets the preceding flip-flop to

“0”. The first and last control flip-flops have buffered outputs.

Since all empty locations “bubble” automatically to the input

end, and all valid data ripple through to the output end, the

status of the first control flip-flop (DATA-IN READY) indicates

if the FIFO is full, and the status of the last flip-flop (DATAOUT

READY) indicates if the FIFO contains data. As the

earliest data are removed from the bottom of the data stack

(the output end), all data entered later will automatically

propagate (ripple) toward the output.

更新时间:2025-10-5 15:35:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
CDIP
5000
原装正品,假一罚十
TI/德州仪器
QQ咨询
CDIP
450
全新原装 研究所指定供货商
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
24+
CDIP
654
只做原装,欢迎询价,量大价优
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
24+
N/A
58000
一级代理-主营优势-实惠价格-不悔选择
24+
DIP
6
INTERSIL
23+
CDIP16
50000
全新原装正品现货,支持订货
TI/德州仪器
25+
CDIP-16
8880
原装认准芯泽盛世!
TI/德州仪器
23+
CDIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种