位置:CD54HC40103 > CD54HC40103详情

CD54HC40103中文资料

厂家型号

CD54HC40103

文件大小

800.06Kbytes

页面数量

14

功能描述

HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER

8-BIT BINARY DOWN COUNTER - Rail/Tube

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC40103数据手册规格书PDF详情

Controlled Baseline

− One Assembly/Test Site, One Fabrication

Site

Extended Temperature Performance of

−40°C to 125°C

Enhanced Diminishing Manufacturing

Sources (DMS) Support

Enhanced Product-Change Notification

Qualification Pedigree†

Synchronous or Asynchronous Preset

Cascadable in Synchronous or Ripple

Mode

Fanout (Over Temperature Range)

− Standard Outputs . . . 10 LSTTL Loads

− Bus Driver Outputs . . . 15 LSTTL Loads

Balanced Propagation Delay and Transition

Times

Significant Power Reduction Compared to

LSTTL Logic ICs

VCC Voltage = 2 V to 6 V

High Noise Immunity NIL or NIH = 30% of

VCC, VCC = 5 V

description/ordering information

The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage

synchronous down counter with a single output, which is active when the internal count is zero. The device

contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for

clearing the counter to its maximum count, and for presetting the counter either synchronously or

asynchronously. All control inputs and the terminal count (TC) output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the clock (CP)

output. Counting is inhibited when the terminal enable (TE) input is high. TC goes low when the count reaches

zero, if TE is low, and remains low for one full clock period.

When the synchronous preset enable (PE) input is low, data at the P0−P7 inputs are clocked into the counter on

the next positive clock transition, regardless of the state of TE. When the asynchronous preset enable (PL) input

is low, data at the P0−P7 inputs asynchronously are forced into the counter, regardless of the state of the PE, TE,

or CP inputs. Inputs P0−P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset

(MR) input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of

any other input. The precedence relationship between control inputs is indicated in the truth table.

CD54HC40103产品属性

  • 类型

    描述

  • 型号

    CD54HC40103

  • 制造商

    Texas Instruments

  • 功能描述

    8-BIT BINARY DOWN COUNTER - Rail/Tube

更新时间:2025-10-7 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
DIP16
907
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
CDIP|16
70230
免费送样原盒原包现货一手渠道联系
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
HAR
25+
DIP-8P
18000
原厂直接发货进口原装
HAR
24+
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
TI
24+
DIP16
21
TI
三年内
1983
只做原装正品
TI
832
DIP
458
原装正品
TI/德州仪器
23+
DIP16
50000
全新原装正品现货,支持订货
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!

CD54HC40103F 价格

参考价格:¥83.7429

型号:CD54HC40103F 品牌:Texas Instruments 备注:这里有CD54HC40103多少钱,2025年最近7天走势,今日出价,今日竞价,CD54HC40103批发/采购报价,CD54HC40103行情走势销售排排榜,CD54HC40103报价。