位置:CD54HC40103 > CD54HC40103详情
CD54HC40103中文资料
CD54HC40103数据手册规格书PDF详情
Controlled Baseline
− One Assembly/Test Site, One Fabrication
Site
Extended Temperature Performance of
−40°C to 125°C
Enhanced Diminishing Manufacturing
Sources (DMS) Support
Enhanced Product-Change Notification
Qualification Pedigree†
Synchronous or Asynchronous Preset
Cascadable in Synchronous or Ripple
Mode
Fanout (Over Temperature Range)
− Standard Outputs . . . 10 LSTTL Loads
− Bus Driver Outputs . . . 15 LSTTL Loads
Balanced Propagation Delay and Transition
Times
Significant Power Reduction Compared to
LSTTL Logic ICs
VCC Voltage = 2 V to 6 V
High Noise Immunity NIL or NIH = 30% of
VCC, VCC = 5 V
description/ordering information
The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage
synchronous down counter with a single output, which is active when the internal count is zero. The device
contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for
clearing the counter to its maximum count, and for presetting the counter either synchronously or
asynchronously. All control inputs and the terminal count (TC) output are active-low logic.
In normal operation, the counter is decremented by one count on each positive transition of the clock (CP)
output. Counting is inhibited when the terminal enable (TE) input is high. TC goes low when the count reaches
zero, if TE is low, and remains low for one full clock period.
When the synchronous preset enable (PE) input is low, data at the P0−P7 inputs are clocked into the counter on
the next positive clock transition, regardless of the state of TE. When the asynchronous preset enable (PL) input
is low, data at the P0−P7 inputs asynchronously are forced into the counter, regardless of the state of the PE, TE,
or CP inputs. Inputs P0−P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset
(MR) input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of
any other input. The precedence relationship between control inputs is indicated in the truth table.
CD54HC40103产品属性
- 类型
描述
- 型号
CD54HC40103
- 制造商
Texas Instruments
- 功能描述
8-BIT BINARY DOWN COUNTER - Rail/Tube
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
DIP16 |
907 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI |
24+ |
CDIP|16 |
70230 |
免费送样原盒原包现货一手渠道联系 |
|||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
HAR |
25+ |
DIP-8P |
18000 |
原厂直接发货进口原装 |
|||
HAR |
24+ |
5650 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
||||
TI |
24+ |
DIP16 |
21 |
||||
TI |
三年内 |
1983 |
只做原装正品 |
||||
TI |
832 |
DIP |
458 |
原装正品 |
|||
TI/德州仪器 |
23+ |
DIP16 |
50000 |
全新原装正品现货,支持订货 |
|||
HAR |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售! |
CD54HC40103F 价格
参考价格:¥83.7429
CD54HC40103 资料下载更多...
CD54HC40103 芯片相关型号
- 1854
- 75040
- 84013022A
- 887-050-500-802
- 887-050-500-803
- 887-050-500-804
- 887-050-500-807
- 887-050-500-808
- 887-050-500-812
- 895-124-541-502
- 895-124-541-503
- 895-124-541-504
- 895-124-541-507
- 895-124-541-508
- 895-140-521-207
- 895-140-521-208
- 895-140-521-212
- MC68HC08LJ12CFB
- MC68HC08LJ12CFU
- MC68HC08LJ12CPB
- SMCJ90A-AT
- SMCJ90AHM6G
- SMCJ90AHR6G
- SMCJ90AHR7G
- SN75ALS171ADW.A
- SN75ALS171DW
- SN75ALS171DW.A
- SN75ALS171DWR
- SN75ALS171DWR.A
- SN75ALS171J
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105