位置:CD54HC163 > CD54HC163详情

CD54HC163中文资料

厂家型号

CD54HC163

文件大小

383.44Kbytes

页面数量

20

功能描述

High-Speed CMOS Logic Presettable Counters

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC163数据手册规格书PDF详情

Features

• ’HC161, ’HCT161 4-Bit Binary Counter,

Asynchronous Reset

• ’HC163, ’HCT163 4-Bit Binary Counter,

Synchronous Reset

• Synchronous Counting and Loading

• Two Count Enable Inputs for n-Bit Cascading

• Look-Ahead Carry for High-Speed Counting

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Description

The ’HC161, ’HCT161, ’HC163, and ’HCT163 are

presettable synchronous counters that feature look-ahead

carry logic for use in high-speed counting applications. The

’HC161 and ’HCT161 are asynchronous reset decade and

binary counters, respectively; the ’HC163 and ’HCT163

devices are decade and binary counters, respectively, that

are reset synchronously with the clock. Counting and

parallel presetting are both accomplished synchronously

with the negative-to-positive transition of the clock.

A low level on the synchronous parallel enable input, SPE,

disables counting operation and allows data at the P0 to P3

inputs to be loaded into the counter (provided that the

setup and hold requirements for SPE are met).

All counters are reset with a low level on the Master Reset

input, MR. In the ’HC163 and ’HCT163 counters

(synchronous reset types), the requirements for setup and

hold time with respect to the clock must be met.

Two count enables, PE and TE, in each counter are

provided for n-bit cascading. In all counters reset action

occurs regardless of the level of the SPE, PE and TE inputs

(and the clock input, CP, in the ’HC161 and ’HCT161

types).

If a decade counter is preset to an illegal state or assumes

an illegal state when power is applied, it will return to the

normal sequence in one count as shown in state diagram.

The look-ahead carry feature simplifies serial cascading of

the counters. Both count enable inputs (PE and TE) must

be high to count. The TE input is gated with the Q outputs

of all four stages so that at the maximum count the terminal

count (TC) output goes high for one clock period. This TC

pulse is used to enable the next cascaded stage.

更新时间:2025-10-12 9:16:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
07+
DIP
1800
绝对全新原装正品,现货假壹赔佰
TI
24+
CDIP
6000
只做原装正品现货
TI
24+
CDIP|16
71000
免费送样原盒原包现货一手渠道联系
TI
24+
DIP
8500
只做原装正品假一赔十为客户做到零风险!!
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
HAR
24+
2
TI
25+
标准封装
18000
原厂直接发货进口原装
HAR
24+
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
HAR
25+
DIP16
2200
绝对原装!真实库存!
HARRIS
23+
DIP
5000
原装正品,假一罚十