位置:CD54ACT161F3A > CD54ACT161F3A详情
CD54ACT161F3A中文资料
CD54ACT161F3A数据手册规格书PDF详情
Inputs Are TTL-Voltage Compatible
Internal Look-Ahead for Fast Counting
Carry Output for n-Bit Cascading
Synchronous Counting
Synchronously Programmable
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection per
MIL-STD-883, Method 3015
description/ordering information
The ’ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal
carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having
all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed
by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output
counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK)
input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15.
Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes
the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is asynchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low,
regardless of the levels of the CLK, load (LOAD), or enable inputs.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO).
Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a
high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse
can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the
level of CLK.
The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that
modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of
the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the
stable setup and hold times.
CD54ACT161F3A产品属性
- 类型
描述
- 型号
CD54ACT161F3A
- 制造商
Texas Instruments
- 功能描述
Counter Single 4-Bit Sync Binary UP 16-Pin CDIP Tube
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
CDIP16 |
1437 |
TI |
211 |
全新原装公司现货
|
|||
TI(德州仪器) |
24+ |
CDIP16 |
7182 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
|||
TI |
23+ |
CDIP16 |
134 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
TI |
24+ |
6 |
|||||
TI |
23+ |
CDIP |
3200 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
|||
TI |
23+ |
DIP16 |
5000 |
原装正品,假一罚十 |
|||
TI |
24+ |
CDIP-16 |
600 |
“芯达集团”专营军工百分之百原装进口 |
|||
HAR |
23+ |
CDIP |
8650 |
受权代理!全新原装现货特价热卖! |
|||
H |
24+ |
DIP |
300 |
进口原装正品优势供应 |
|||
TI |
三年内 |
1983 |
只做原装正品 |
CD54ACT161F3A 价格
参考价格:¥68.1589
CD54ACT161F3A 资料下载更多...
CD54ACT161F3A 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
