位置:ADS54J20IRMP > ADS54J20IRMP详情
ADS54J20IRMP中文资料
ADS54J20IRMP数据手册规格书PDF详情
1 Features
1• 12-Bit Resolution, Dual-Channel, 1-GSPS ADC
• Noise Floor: –157 dBFS/Hz
• Spectral Performance (fIN = 170 MHz at –1 dBFS):
– SNR: 67.8 dBFS
– NSD: –155 dBFS/Hz
– SFDR: 86 dBc (Including Interleaving Tones)
– SFDR: 89 dBc (Except HD2, HD3, and
Interleaving Tones)
• Spectral Performance (fIN = 350 MHz at –1 dBFS):
– SNR: 65.6 dBFS
– NSD: –152.6 dBFS/Hz
– SFDR: 75 dBc
– SFDR: 85 dBc (Except HD2, HD3, and
Interleaving Tones)
• Channel Isolation: 100 dBc at fIN = 170 MHz
• Input Full-Scale: 1.9 VPP
• Input Bandwidth (3 dB): 1.2 GHz
• On-Chip Dither
• Integrated Wideband DDC Block
• JESD204B Interface with Subclass 1 Support:
– 2 Lanes per ADC at 10.0 Gbps
– 4 Lanes per ADC at 5.0 Gbps
– Support for Multi-Chip Synchronization
• Power Dissipation: 1.35 W/Ch at 1 GSPS
• Package: 72-Pin VQFNP (10 mm × 10 mm)
2 Applications
• Radar and Antenna Arrays
• Broadband Wireless
• Cable CMTS, DOCSIS 3.1 Receivers
• Communications Test Equipment
• Microwave Receivers
• Software Defined Radios (SDRs)
• Digitizers
• Medical Imaging and Diagnostics
3 Description
The ADS54J20 is a low-power, wide-bandwidth, 12-
bit, 1.0-GSPS, dual-channel, analog-to-digital
converter (ADC). Designed for high signal-to-noise
ratio (SNR), the device delivers a noise floor of
–157 dBFS/Hz for applications aiming for highest
dynamic range over a wide instantaneous bandwidth.
The device supports the JESD204B serial interface
with data rates up to 10 Gbps, supporting two or four
lanes per ADC. The buffered analog input provides
uniform input impedance across a wide frequency
range and minimizes sample-and-hold glitch energy.
Optionally, each ADC channel can be connected to a
wideband digital down-converter (DDC) block. The
ADS54J20 provides excellent spurious-free dynamic
range (SFDR) over a large input frequency range with
very low power consumption.
The JESD204B interface reduces the number of
interface lines, allowing high system integration
density. An internal phase-locked loop (PLL)
multiplies the ADC sampling clock to derive the bit
clock that is used to serialize the 12-bit data from
each channel.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Texas Instruments |
24+ |
72-VQFN(10x10) |
43100 |
一级代理/放心采购 |
|||
TI/德州仪器 |
2447 |
20 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
TI |
25+ |
DFN-72 |
36 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI/德州仪器 |
23+ |
VQFN72 |
50000 |
全新原装正品现货,支持订货 |
|||
TI |
22+ |
72VQFN |
9000 |
原厂渠道,现货配单 |
|||
TI |
25+ |
VQFN72 |
8880 |
原装认准芯泽盛世! |
|||
TI |
1614+ |
N/A |
4 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
TI/德州仪器 |
24+ |
VQFN72 |
168 |
只供应原装正品 欢迎询价 |
|||
22+ |
5000 |
||||||
TI |
23+ |
VQFN72 |
5000 |
全新原装,支持实单,非诚勿扰 |
ADS54J20IRMP 资料下载更多...
ADS54J20IRMP 芯片相关型号
- 135.0.0000.00
- 135.0.0010.00
- 135.0.0060.00
- 135.0.0080.00
- 3496
- 34960
- 34961
- ADS54J20IRMP.A
- ADS54J20IRMPG4
- ADS54J20IRMPG4.A
- ADS54J20IRMPT
- ADS54J20IRMPT.A
- ADS54J42IRMP
- ADS54J42IRMP.A
- ADS54J42IRMPG4
- ADS54J42IRMPG4.A
- ADS54J42IRMPT
- ADS54J42IRMPT.A
- M2UDS-GWE-R
- M2UDS-GWE-R2
- M2UDS-GWE-R2SLASHCE
- M2UDS-GWE-R2SLASHN
- M2UDS-GWE-RSLASHCE
- M2UDS-GWE-RSLASHN
- T30GRY2NQ
- T30GRY2PQ
- TMAG5134
- TS4962
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106