位置:ADC09QJ800AAVQ1 > ADC09QJ800AAVQ1详情

ADC09QJ800AAVQ1中文资料

厂家型号

ADC09QJ800AAVQ1

文件大小

4414.78Kbytes

页面数量

155

功能描述

ADC09xJ800-Q1 Quad, Dual, Single Channel, 800MSPS, 9-bit, Analog-to-Digital Converter (ADC) with JESD204C Interface

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADC09QJ800AAVQ1数据手册规格书PDF详情

1 Features

• AEC-Q100 qualified for automotive applications:

– Temperature grade 1: –40°C to +125°C, TA

• ADC Core:

– Resolution: 9 Bit

– Non-interleaved architecture

– Internal dither reduces high-order harmonics

• Performance specifications:

– SNR (–1dBFS, 97MHz): 53.5dBFS

– ENOB (–1dBFS, 97MHz): 8.51 Bits

– SFDR (–1dBFS, 97MHz): 64dBFS

– Noise floor (–20dBFS, 97MHz): –

140.5dBFS/Hz

• Full-scale input voltage: 800mVPP-DIFF

• Full-power input bandwidth: 6GHz

• JESD204C Serial data interface:

– Support for 2 to 8 (Quad/Dual channel) or 1 to 4

(Single channel) total SerDes lanes

– Maximum baud-rate: 17.16Gbps

– 64B/66B and 8B/10B encoding modes

– Subclass-1 support for deterministic latency

– Compatible with JESD204B receivers

• Optional internal sampling clock generation

– Internal PLL and VCO (7.2–8.2GHz)

• SYSREF Windowing eases synchronization

• Four clock outputs simplify system clocking

– Reference clocks for FPGA or adjacent ADC

– Reference clock for SerDes transceivers

• Timestamp input and output for pulsed systems

• Power consumption (800MSPS):

– Quad Channel: 420mW / channel

– Dual channel: 555mW / channel

– Single channel: 840mW

• Power supplies: 1.1V, 1.9V

2 Applications

• Light detection and ranging (LiDAR)

3 Description

ADC09xJ800-Q1 is a family of quad, dual and single

channel, 9-bit, 800MSPS analog-to-digital converters

(ADC). Low power consumption, high sampling

rate and 9-bit resolution makes the ADC09xJ800-

Q1 suited for light detection and ranging (LiDAR)

systems. The ADC09xJ800-Q1 is qualified for

automotive applications.

Full-power input bandwidth (-3dB) of 6GHz provides

flat frequency response for frequency modulated

continuous wave (FMCW) LiDAR systems and

provides a narrow impulse response for pulse-based

systems. The full-power input bandwidth also enables

direct RF sampling of up to 4GHz.

A number of clocking features are included to relax

system hardware requirements, such as an internal

phase-locked loop (PLL) with integrated voltagecontrolled

oscillator (VCO) to generate the sampling

clock. Four clock outputs are provided to clock the

logic and SerDes of the FPGA or ASIC. A timestamp

input and output is provided for pulsed systems.

JESD204C serialized interface decreases system size

by reducing the amount of printed circuit board (PCB)

routing. Interface modes support from 2 to 8 lanes

(dual and quad channel devices) or 1 to 4 lanes (for

the single channel device), with SerDes baud-rates up

to 17.16Gbps, to allow the optimal configuration for

each application.

更新时间:2025-8-28 16:26:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
FCBGA
5000
全新原装正品现货
TI(德州仪器)
24+
原厂原装
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
144-FBGA FCBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Texas Instruments
144-FCBGA(10x10)
60000
全新、原装
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
TI/德州仪器
25+
原厂封装
10280
TI/德州仪器
25+
原厂封装
11000
TI/德州仪器
25+
原厂封装
10280
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI/德州仪器
24+
FCBGA(AAV)
30000
代理原装现货,价格优势。