位置:ADC08D1020CIYB/NO.A > ADC08D1020CIYB/NO.A详情

ADC08D1020CIYB/NO.A中文资料

厂家型号

ADC08D1020CIYB/NO.A

文件大小

1150.95Kbytes

页面数量

58

功能描述

ADC08D1020 Low Power, 8-Bit, Dual 1.0 GSPS or Single 2.0 GSPS A/D Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADC08D1020CIYB/NO.A数据手册规格书PDF详情

1FEATURES

2• Single +1.9V ±0.1V Operation

• Interleave Mode for 2x Sample Rate

• Multiple ADC Synchronization Capability

• Adjustment of Input Full-Scale Range, Offset,

and Clock Phase Adjust

• Choice of SDR or DDR Output Clocking

• 1:1 or 1:2 Selectable Output Demux

• Second DCLK Output

• Duty Cycle Corrected Sample Clock

• Test Pattern

APPLICATIONS

• Direct RF Down Conversion

• Digital Oscilloscopes

• Satellite Set-top Boxes

• Communications Systems

• Test Instrumentation

KEY SPECIFICATIONS

• Resolution: 8 Bits

• Max Conversion Rate: 1 GSPS (min)

• Code Error Rate: 10−18 (typ)

• ENOB @ 498 MHz Input (Normal Mode): 7.4

Bits (typ)

• DNL: ±0.15 LSB (typ)

• Power Consumption

– Operating in Non-Demux Output: 1.6 W

(typ)

– Operating in 1:2 Demux Output: 1.7 W (typ)

– Power Down Mode: 3.5 mW (typ)

DESCRIPTION

The ADC08D1020 is a dual, low power, high

performance, CMOS analog-to-digital converter that

builds upon the ADC08D1000 platform. The

ADC08D1020 digitizes signals to 8 bits of resolution

at sample rates up to 1.3 GSPS. It has expanded

features compared to the ADC08D1000, which

include a test pattern output for system debug, a

clock phase adjust, and selectable output

demultiplexer modes. Consuming a typical 1.6 Watts

in non-demultiplex mode at 1 GSPS from a single 1.9

Volt supply, this device is ensured to have no missing codes over the full operating temperature range. The

unique folding and interpolating architecture, the fully

differential comparator design, the innovative design

of the internal sample-and-hold amplifier and the

calibration schemes enable a very flat response of all dynamic parameters beyond Nyquist, producing a

high 7.4 Effective Number of Bits (ENOB) with a 498

MHz input signal and a 1 GHz sample rate while

providing a 10−18 Code Error Rate (C.E.R.) Output

formatting is offset binary and the Low Voltage

Differential Signaling (LVDS) digital outputs are

compatible with IEEE 1596.3-1996, with the

exception of an adjustable common mode voltage

between 0.8V and 1.2V.

Each converter has a selectable output demultiplexer

which feeds two LVDS buses. If the 1:2

demultiplexed mode is selected, the output data rate

is reduced to half the input sample rate on each bus.

When non-demultiplexed mode is selected, that

output data rate on channels DI and DQ are at the

same rate as the input sample clock. The two

converters can be interleaved and used as a single 2

GSPS ADC.

The converter typically consumes less than 3.5 mW

in the Power Down Mode and is available in a leaded

or lead-free 128-lead, thermally enhanced, exposed

pad, HLQFP and operates over the Industrial (-40°C

≤ TA ≤ +85°C) temperature range.

更新时间:2025-10-9 18:55:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ADI
24+
LQFP-128
600
百分百全新原装现货,假一赔十
NSC
24+
128-eLQFP
43
TI
25+23+
23235
绝对原装正品全新进口深圳现货
TI
18+
NA
85600
保证进口原装可开17%增值税发票
TI
专业军工
NA
1000
只做原装正品军工级部分订货
TI
三年内
1983
只做原装正品
Texas Instruments
21+
128-LQFP
54
100%进口原装!长期供应!绝对优势价格(诚信经营)
Texas Instruments
24+
128-HLQFP(20x20)
43100
一级代理/放心采购
TI/德州仪器
23+
128-HLQFP
3735
原装正品代理渠道价格优势
TI/德州仪器
2447
UNKNOWN
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货