位置:74SSTUB32868ZRHR > 74SSTUB32868ZRHR详情

74SSTUB32868ZRHR中文资料

厂家型号

74SSTUB32868ZRHR

文件大小

533.08Kbytes

页面数量

25

功能描述

28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

74SSTUB32868ZRHR数据手册规格书PDF详情

1FEATURES

2· Member of the Texas Instruments

Widebus+ ™Family

· Pinout Optimizes DDR2 DIMM PCB Layout

· 1-to-2 Outputs Supports Stacked DDR2 DIMMs

· One Device Per DIMM Required

· Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power

Consumption

· Output Edge-Control Circuitry Minimizes

Switching Noise in an Unterminated Line

· Supports SSTL_18 Data Inputs

· Differential Clock (CLK and CLK) Inputs

· Supports LVCMOS Switching Levels on the

Chip-Select Gate-Enable, Control, and RESET

Inputs

· Checks Parity on DIMM-Independent Data

Inputs

· Supports Industrial Temperature Range

(-40°C to 85°C)

· RESET Input Disables Differential Input

Receivers, Resets All Registers, and Forces

All Outputs Low, Except QERR

APPLICATIONS

· DDR2 registered DIMM

DESCRIPTION

This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. One device per DIMM

is required to drive up to 18 SDRAM loads or two devices per DIMM are required to drive up to 36 SDRAM

loads.

All inputs are SSTL_18, except the chip-select gate-enable (CSGEN), control (C), and reset (RESET) inputs,

which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet

SSTL_18 specifications, except the open-drain error (QERR) output.

The 74SSTUB32868 operates from a differential clock (CLK and CLK). Data are registered at the crossing of

CLK going high and CLK going low.

The 74SSTUB32868 accepts a parity bit from the memory controller on the parity bit (PAR_IN) input, compares it

with the data received on the DIMM-independent D-inputs (D1−D5, D7, D9−D12, D17−D28 when C = 0; or

D1−D12, D17−D20, D22, D24−D28 when C = 1) and indicates whether a parity error has occurred on the

open-drain QERR pin (active low). The convention is even parity, i.e., valid parity is defined as an even number

of ones across the DIMM-independent data inputs combined with the parity input bit. To calculate parity, all

DIMM-independent D-inputs must be tied to a known logic state.

The 74SSTUB32868 includes a parity checking function. Parity, which arrives one cycle after the data input to

which it applies, is checked on the PAR_IN input of the device. Two clock cycles after the data are registered,

the corresponding QERR signal is generated.

更新时间:2025-11-5 17:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
22+
BGA-176
2000
原装正品现货
TI/德州仪器
25+
BGA
32360
TI/德州仪器全新特价74SSTUB32868ZRHR即刻询购立享优惠#长期有货
TI(德州仪器)
24+
NFBGA176(6x15)
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
13+
NFBGA-176
1650
原装分销
TI
25+
BGA
23600
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
23+
BGA-176
6000
原装正品,假一罚十
TI
SOP
1000
正品原装--自家现货-实单可谈
TI
1650+
BGA-176
7500
只做原装进口,假一罚十
TI
24+
SOP
30617
TI一级代理商原装进口现货
TI
16+
NFBGA
10000
原装正品

74SSTUB32868ZRHR 价格

参考价格:¥70.6912

型号:74SSTUB32868ZRHR 品牌:TI 备注:这里有74SSTUB32868ZRHR多少钱,2025年最近7天走势,今日出价,今日竞价,74SSTUB32868ZRHR批发/采购报价,74SSTUB32868ZRHR行情走势销售排排榜,74SSTUB32868ZRHR报价。