位置:74LVTH16374DLRG4 > 74LVTH16374DLRG4详情

74LVTH16374DLRG4中文资料

厂家型号

74LVTH16374DLRG4

文件大小

500.29Kbytes

页面数量

19

功能描述

3.3-V ABT 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

触发器 3.3V ABT 16B Edge- Triggered D-Type

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

74LVTH16374DLRG4数据手册规格书PDF详情

1FEATURES

2· Members of the Texas Instruments Widebus™

Family

· State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V Operation

and Low Static-Power Dissipation

· Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

· Support Unregulated Battery Operation Down

to 2.7 V

· Typical VOLP (Output Ground Bounce) <0.8 V at

VCC = 3.3 V, TA = 25°C

· Ioff and Power-Up 3-State Support Hot Insertion

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

· Flow-Through Architecture Optimizes PCB

Layout

· Latch-Up Performance Exceeds 500 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

DESCRIPTION/ORDERING INFORMATION

The 'LVTH16374 devices are 16-bit edge-triggered D-type flip-flops with 3-state outputs designed for low-voltage

(3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These

devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working

registers.

These devices can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock

(CLK), the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or

low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the

bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines

without need for interface or pullup components.

OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while

the outputs are in the high-impedance state.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;

the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

74LVTH16374DLRG4产品属性

  • 类型

    描述

  • 型号

    74LVTH16374DLRG4

  • 功能描述

    触发器 3.3V ABT 16B Edge- Triggered D-Type

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-10-14 13:21:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP48300mil
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
SMD
5500
长期供应原装现货实单可谈
Texas Instruments
24+
48-BSSOP(0.295
56300
TI
25+
IC
1000
就找我吧!--邀您体验愉快问购元件!
TI
22+
48BSSOP
9000
原厂渠道,现货配单
TI/德州仪器
23+
SSOP-48
39300
原厂授权代理,海外优势订货渠道。可提供大量库存,详
TI(德州仪器)
24+
SSOP48300mil
2181
原装现货,免费供样,技术支持,原厂对接
TI/德州仪器
25+
SSOP-48
860000
明嘉莱只做原装正品现货
Texas Instruments(德州仪器)
24+
LLP-EP-8
690000
代理渠道/支持实单/只做原装
24+
N/A
56000
一级代理-主营优势-实惠价格-不悔选择