位置:5962-9220502MLA > 5962-9220502MLA详情

5962-9220502MLA中文资料

厂家型号

5962-9220502MLA

文件大小

282.29Kbytes

页面数量

13

功能描述

MULTILEVEL PIPELINE REGISTER WITH 3-STATE OUTPUTS

Pipeline Register Single 8-CH CMOS 24-Pin CDIP Tube

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

5962-9220502MLA数据手册规格书PDF详情

Function, Pinout, and Drive Compatible

With FCT, F Logic, and AM29520

Reduced VOH (Typically = 3.3 V) Version of

Equivalent FCT Functions

Edge-Rate Control Circuitry for

Significantly Improved Noise

Characteristics

Ioff Supports Partial-Power-Down Mode

Operation

Matched Rise and Fall Times

Fully Compatible With TTL Input and

Output Logic Levels

ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

Single- and Dual-Pipeline Operation Modes

Multiplexed Data Inputs and Outputs

CY29FCT520T

– 64-mA Output Sink Current

32-mA Output Source Current

CY29FCT520ATDMB, CY29FCT520BTDMB

– 32-mA Output Sink Current

12-mA Output Source Current

3-State Outputs

description

The CY29FCT520T is a multilevel 8-bit-wide pipeline register. The device consists of four registers, A1, A2, B1,

and B2, which are configured by the instruction inputs I0, I1 as a single four-level pipeline or as two two-level

pipelines. The contents of any register can be read at the multiplexed output at any time by using the

multiplex-selection controls (S0 and S1).

The pipeline registers are positive-edge triggered, and data is shifted by the rising edge of the clock input.

Instruction I = 0 selects the four-level pipeline mode. Instruction I = 1 selects the two-level B pipeline, while I = 2

selects the two-level A pipeline. I = 3 is the hold instruction; no shifting is performed by the clock in this mode.

In the two-level operation mode, data is shifted from level 1 to level 2 and new data is loaded into level 1.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,

preventing damaging current backflow through the device when it is powered down.

5962-9220502MLA产品属性

  • 类型

    描述

  • 型号

    5962-9220502MLA

  • 制造商

    Texas Instruments

  • 功能描述

    Pipeline Register Single 8-CH CMOS 24-Pin CDIP Tube

更新时间:2025-10-4 15:08:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
三年内
1983
只做原装正品
CYPRESS
22+
DIP
4642
原装现货
CYPRESS
23+
DIP
8000
专注配单,只做原装进口现货
CYPRESS
23+
DIP
7000
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
TI
20+
N/A
3600
专业配单,原装正品假一罚十,代理渠道价格优
TI(德州仪器)
22+
现货,正品
8652
军用单位指定合供方/只做原装,正品现货
TI/德州仪器
24+
CDIP
8600
正品原装,正规渠道,免费送样。支持账期,BOM一站式配齐
TI(德州仪器)
2024+
-
500000
诚信服务,绝对原装原盘
24+
N/A
48000
一级代理-主营优势-实惠价格-不悔选择

5962-9220502MLA 价格

参考价格:¥364.3637

型号:5962-9220502MLA 品牌:Texas Instruments 备注:这里有5962-9220502MLA多少钱,2025年最近7天走势,今日出价,今日竞价,5962-9220502MLA批发/采购报价,5962-9220502MLA行情走势销售排排榜,5962-9220502MLA报价。