位置:V62SLASH22610-03XF > V62SLASH22610-03XF详情

V62SLASH22610-03XF中文资料

厂家型号

V62SLASH22610-03XF

文件大小

6042.06Kbytes

页面数量

148

功能描述

ADC12QJ1600-SP Quad Channel 1.6-GSPS, 12-Bit, Analog-to-Digital Converter (ADC) with JESD204C Interface

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

V62SLASH22610-03XF数据手册规格书PDF详情

1 Features

• Radiation Performance:

– Total Ionizing Dose (TID): 300 krad (Si)

– Single Event Latchup (SEL): 120 MeV-cm2/mg

– Single Event Upset (SEU) immune registers

• ADC Core:

– Resolution: 12 Bit

– Maximum sampling rate: 1.6 GSPS

– Non-interleaved architecture

– Internal dither reduces high-order harmonics

• Performance specifications (–1 dBFS):

– SNR (100 MHz): 57.4 dBFS

– ENOB (100 MHz): 9.1 Bits

– SFDR (100 MHz): 64 dBc

– Noise floor (–20 dBFS): –147 dBFS

• Full-scale input voltage: 800 mVPP-DIFF

• Full-power input bandwidth: 6 GHz

• JESD204C Serial data interface:

– Support for 2 to 8 total SerDes lanes

– Maximum baud-rate: 17.16 Gbps

– 64B/66B and 8B/10B encoding modes

– Subclass-1 support for deterministic latency

– Compatible with JESD204B receivers

• Optional internal sampling clock generation

– Internal PLL and VCO (7.2–8.2 GHz)

• SYSREF Windowing eases synchronization

• Four clock outputs simplify system clocking

– Reference clocks for FPGA or adjacent ADC

– Reference clock for SerDes transceivers

• Timestamp input and output for pulsed systems

• Power consumption (1 GSPS): 1.9W

• Power supplies: 1.1 V, 1.9 V

2 Applications

• Electronic warfare (SIGINT, ELINT)

• Satellite communications (SATCOM)

3 Description

ADC12QJ1600-SP is a quad channel, 12-bit, 1.6

GSPS analog-to-digital converters (ADC). Low power

consumption, high sampling rate and 12-bit resolution

makes the device suited for a variety of multi-channel

communications systems.

Full-power input bandwidth (-3 dB) of 6 GHz enables

direct RF sampling of L-band and S-band.

4 Description (continued)

A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked

loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock

outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is

provided for pulsed systems.

JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB)

routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the

single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each

application.

更新时间:2025-12-15 15:41:00
供应商 型号 品牌 批号 封装 库存 备注 价格
25+
SOT5
3629
原装优势!房间现货!欢迎来电!
17+
SOT-223
6200
100%原装正品现货
NULL
23+
TO92
8650
受权代理!全新原装现货特价热卖!
24+
TO92
1025
大批量供应优势库存热卖
UEM
23+
SOT223
50000
全新原装正品现货,支持订货
25+
45
公司优势库存 热卖中!
UEM
23+
SOT-223
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
2023+
13000
进口原装现货
VANGO
17+
QFN68
880000
明嘉莱只做原装正品现货
UEM
24+
NA/
5250
原装现货,当天可交货,原型号开票