位置:TLC555IP-P2 > TLC555IP-P2详情

TLC555IP-P2中文资料

厂家型号

TLC555IP-P2

文件大小

992.29Kbytes

页面数量

42

功能描述

TLC555 LinCMOS™ Timer

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

TLC555IP-P2数据手册规格书PDF详情

1 Features

1• Very low power consumption:

– 1-mW typical at VDD = 5 V

• Capable of operation in astable mode

• CMOS output capable of swinging rail to rail

• High output current capability

– Sink: 100-mA typical

– Source: 10-mA typical

• Output fully compatible with CMOS, TTL, and

MOS

• Low supply current reduces spikes during output

transitions

• Single-supply operation from 2 V to 15 V

• Functionally interchangeable with the NE555; has

same pinout

• ESD protection exceeds 2000 V per MIL-STD-

883C, method 3015.2

• Available in Q-temp automotive

– High-reliability automotive applications

– Configuration control and print support

– Qualification to automotive standards

2 Applications

• Precision timing

• Pulse generation

• Sequential timing

• Time delay generation

• Pulse width modulation

• Pulse position modulation

• Linear ramp generator

3 Description

The TLC555 is a monolithic timing circuit fabricated

using the TI LinCMOS™ process. The timer is fully

compatible with CMOS, TTL, and MOS logic and

operates at frequencies up to 2 MHz. Because of its

high input impedance, this device supports smaller

timing capacitors than those supported by the NE555

or LM555. As a result, more accurate time delays and

oscillations are possible. Power consumption is low

across the full range of power-supply voltage.

Like the NE555, the TLC555 has a trigger level equal

to approximately one-third of the supply voltage and a

threshold level equal to approximately two-thirds of

the supply voltage. These levels can be altered by

use of the control voltage terminal (CONT). When the

trigger input (TRIG) falls below the trigger level, the

flip-flop is set and the output goes high. If TRIG is

above the trigger level and the threshold input

(THRES) is above the threshold level, the flip-flop is

reset and the output is low. The reset input (RESET)

can override all other inputs and can be used to

initiate a new timing cycle. If RESET is low, the flipflop

is reset and the output is low. Whenever the

output is low, a low-impedance path is provided

between the discharge terminal (DISCH) and GND.

All unused inputs must be tied to an appropriate logic

level to prevent false triggering.

更新时间:2026-2-10 11:16:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
-
7786
原装正品现货,原厂订货,可支持含税原型号开票。
Texas Instruments(德州仪器)
24+
1
690000
代理渠道/支持实单/只做原装
TI
24+
con
35960
查现货到京北通宇商城
TI
25+
-
7734
样件支持,可原厂排单订货!
Texas Instruments
24+25+
16500
全新原厂原装现货!受权代理!可送样可提供技术支持!
TD高品质
24+
NA
7800
全新原厂原装正品现货,低价出售,实单可谈
TI/德州仪器
23+
DIP-8
50000
全新原装正品现货,支持订货
TI/德州仪器
23+
DIP
50000
全新原装正品现货,支持订货
TI/德州仪器
2023+
DIP
11000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站
TI/德州仪器
23+
CDIP8
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO