位置:SN74S374DWR > SN74S374DWR详情
SN74S374DWR中文资料
SN74S374DWR数据手册规格书PDF详情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
SN74S374DWR产品属性
- 类型
描述
- 型号
SN74S374DWR
- 功能描述
触发器 Octal D-Ty Positive Edge-Trig F-F
- RoHS
否
- 制造商
Texas Instruments
- 电路数量
2
- 逻辑系列
SN74
- 逻辑类型
D-Type Flip-Flop
- 极性
Inverting, Non-Inverting
- 输入类型
CMOS
- 传播延迟时间
4.4 ns
- 高电平输出电流
- 16 mA
- 低电平输出电流
16 mA
- 电源电压-最大
5.5 V
- 最大工作温度
+ 85 C
- 安装风格
SMD/SMT
- 封装/箱体
X2SON-8
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Texas Instruments |
24+ |
20-SOIC(0.295 |
56300 |
||||
TI |
25+ |
IC |
1001 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
22+ |
20SOIC |
9000 |
原厂渠道,现货配单 |
|||
Texas Instruments |
25+ |
20-SOIC |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
MMI |
23+ |
SOP8 |
5000 |
原装正品,假一罚十 |
|||
TEXASINSTRU |
24+ |
原封装 |
240 |
原装现货假一罚十 |
|||
TI |
25+ |
SOP |
3378 |
绝对原装公司现货供应!价格优势 |
|||
24+ |
DIP20 |
100 |
本站现库存 |
||||
TI |
专业铁帽 |
CDIP-20 |
3 |
原装铁帽专营,代理渠道量大可订货 |
|||
TI/德州仪器 |
20+ |
CDIP-20 |
67500 |
原装优势主营型号-可开原型号增税票 |
SN74S374DWR 资料下载更多...
SN74S374DWR 芯片相关型号
- 105314-1308
- 1604213
- 1604218
- 180-044-172L000
- 180-044-172L010
- 180-044-172L020
- 5962-7801201VSA
- 629-2W2-240-4TE
- 833-017-558-112
- ATS-02D-01-C3-R0
- ATS-02D-05-C1-R0
- ATS-02D-114-C3-R0
- FQB50N06
- FQB55N10
- P90NF03L
- SI3457BDV-T1-GE3
- SI3457DV-T1-E3
- SI3457DV-T1-GE3
- SI3458BDV-T1-GE3
- SI53156-A01AGM
- SI53156-A01AGMR
- SI53156-A13A
- SI53156-A13AGM
- SI53156-A13AGMR
- SK210A
- SN54LS241
- SN54LS241J
- UPD77115GK-9EU
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105