位置:SN74S373DWR > SN74S373DWR详情

SN74S373DWR中文资料

厂家型号

SN74S373DWR

文件大小

1581.54Kbytes

页面数量

32

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

闭锁 Octal D Type Transp 闭锁

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI1

SN74S373DWR数据手册规格书PDF详情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

SN74S373DWR产品属性

  • 类型

    描述

  • 型号

    SN74S373DWR

  • 功能描述

    闭锁 Octal D Type Transp 闭锁

  • RoHS

  • 制造商

    Micrel

  • 电路数量

    1

  • 逻辑类型

    CMOS

  • 逻辑系列

    TTL

  • 极性

    Non-Inverting

  • 输出线路数量

    9

  • 电源电压-最大

    12 V

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 封装/箱体

    SOIC-16

  • 封装

    Reel

更新时间:2025-10-14 14:38:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Texas Instruments
24+
20-SOIC
56200
一级代理/放心采购
TI
25+
SOP-20
1001
就找我吧!--邀您体验愉快问购元件!
TI
22+
20SOIC
9000
原厂渠道,现货配单
TI
23+
20SOIC
8000
只做原装现货
Texas Instruments(德州仪器)
24+
DIP-24
690000
代理渠道/支持实单/只做原装
Texas Instruments
25+
20-SOIC(0.295 7.50mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI
24+
DIP
108
现货供应
TI
00+
DIP
164
全新原装100真实现货供应
TEXASINSTRU
24+
原装进口原厂原包接受订货
1206
原装现货假一罚十
TI
25+
DIP
2562
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙