位置:SN74LS374DWR > SN74LS374DWR详情

SN74LS374DWR中文资料

厂家型号

SN74LS374DWR

文件大小

1581.54Kbytes

页面数量

32

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

触发器 Octal D-Ty Edge Trig F-F W/3-State Otpt

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI1

SN74LS374DWR数据手册规格书PDF详情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

SN74LS374DWR产品属性

  • 类型

    描述

  • 型号

    SN74LS374DWR

  • 功能描述

    触发器 Octal D-Ty Edge Trig F-F W/3-State Otpt

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-11-25 14:33:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
SOP
3580
原装现货/15年行业经验欢迎询价
TI
2121+
SOP-20
1000
全新原装公司现货
TI/德州仪器
22+
SOIC-20_300mil
500000
原装现货支持实单价优/含税
TI
23+
SOP-20
16800
一级分销商
TI/德州仪器
2021+
SOP20
9000
原装现货,随时欢迎询价
TI(德州仪器)
24+
SOP20208mil
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
TI/德州仪器
25+
SOIC-20_300mil
4987
强势库存!绝对原装公司现货!
TI
10+
SOP
1640
原装现货 样品免费送 期待您的来电咨询
TI
06+
SOP
12000
全新原装100真实现货供应
TI
2015+
SOP
19889
一级代理原装现货,特价热卖!

SN74LS374DWR 价格

参考价格:¥2.1029

型号:SN74LS374DWR 品牌:TI 备注:这里有SN74LS374DWR多少钱,2025年最近7天走势,今日出价,今日竞价,SN74LS374DWR批发/采购报价,SN74LS374DWR行情走势销售排排榜,SN74LS374DWR报价。