位置:SN54S373J > SN54S373J详情
SN54S373J中文资料
SN54S373J数据手册规格书PDF详情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
专业军工 |
DIP |
860 |
只做原装正品现货授权货源 |
|||
TI |
05+ |
DIP |
1350 |
绝对全新原装正品,现货带原厂质量保证证明书 |
|||
TI |
24+ |
DIP |
5630 |
TI一级代理原厂授权渠道实单支持 |
|||
TI |
CDIP |
14 |
原装现货,优势库存 |
||||
TI |
24+ |
N/A |
6000 |
只做原装正品现货 |
|||
TI/德州仪器 |
24+ |
DIP |
1500 |
AI芯片,车规MCU原装现货/为新能源汽车电子行业采购保驾护航 |
|||
TI |
24+ |
12 |
|||||
TI |
23+ |
CDIP |
5000 |
原装正品,假一罚十 |
|||
TI |
25+ |
发射接收器 |
18000 |
原厂直接发货进口原装 |
|||
TI |
25+ |
DIP-16 |
3378 |
绝对原装公司现货供应!价格优势 |
SN54S373J 资料下载更多...
SN54S373J 芯片相关型号
- 807-034-542-203
- 97-204
- 97-205
- 97-210
- B32652A153KN1
- D1897
- FS75R17KE3-ISGM2006
- MWDL-51P-6E7-18B
- MWDL-51P-6E7-18M
- OLF100
- OLF249
- OLF300
- OLF300ET
- OLF400
- OLF449
- OLF500
- OLS700
- SDURB30Q60
- SK320A
- SN54S373
- SN54S374
- SN54S374J
- STM32F407VEH6TR
- STM32F407VEH7TR
- TL06219EV
- TPSM843A26
- TPSM843A26_V01
- TPSM843A26E
- TPSM843A26RDGR
- TPSM843A26RDGR-ET
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
