位置:LMK5C22212ARGCTS1 > LMK5C22212ARGCTS1详情

LMK5C22212ARGCTS1中文资料

厂家型号

LMK5C22212ARGCTS1

文件大小

4472.65Kbytes

页面数量

102

功能描述

LMK5C22212AS1 2-DPLL 2-APLL 2-IN 12-OUT Network Synchronizer With JESD204B/C and BAW for Wireless Communications With IEEE-1588 PTP Stack

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

LMK5C22212ARGCTS1数据手册规格书PDF详情

1 Features

• Ultra-low jitter BAW VCO based Wireless

Infrastructure and Ethernet clocks

– 40fs typical/ 57fs maximum RMS jitter at

491.52MHz

– 50fs typical/ 62fs maximum RMS jitter at

245.76MHz

• 2 high-performance Digital Phase Locked Loops

(DPLLs) with 2 Analog Phase Locked Loops

(APLLs)

– Programmable DPLL loop filter bandwidth from

1mHz to 4kHz

– < 1ppt DCO frequency adjustment step size

• 2 differential or single-ended DPLL inputs

– 1Hz (1PPS) to 800MHz input frequency

– Digital Holdover and Hitless Switching

• 12 differential outputs with programmable HSDS,

AC-LVPECL, LVDS and HSCL formats

– Up to 16 total frequency outputs when

configured with 6 LVCMOS frequency outputs

on OUT0_P/N, OUT1_P/N, GPIO1 and GPIO2

and 10 differential outputs on OUT2_P/N to

OUT11_P/N

– 1Hz (1PPS) to 1250MHz output frequency with

programmable swing and common mode

– PCIe Gen 1 to 6 compliant

• I2C or 3-wire/4-wire SPI

2 Applications

• 4G and 5G Wireless Networks

– Active Antenna System (AAS), mMIMO

– Macro Remote Radio Unit (RRU)

– CPRI/eCPRI Baseband, Centralized,

Distributed Units (BBU, CU, DU)

– Small cell base station

• SyncE (G.8262), SONET/SDH (Stratum 3/3E,

G.813, GR-1244, GR-253), IEEE-1588 PTP

secondary clock

• Jitter cleaning, wander attenuation, and reference

clock generation for 112G/224G PAM4 SerDes

• Optical Transport Networks (OTN G.709)

• Broadband fixed line access

• Industrial

– Test and measurement

3 Description

The LMK5C22212AS1 is a high-performance network

synchronizer and jitter cleaner designed to meet the

stringent requirements of wireless communications

and infrastructure applications.

The device is bundled with software support

for IEEE-1588 PTP synchronization to a primary

reference clock source. For more information, contact

TI.

The network synchronizer integrates 2 DPLLs to

provide hitless switching and jitter attenuation with

programmable loop bandwidth and no external loop

filters, maximizing flexibility and ease of use. Each

DPLL phase locks a paired APLL to a reference input.

APLL1 features ultra high performance PLL with TI's

proprietary Bulk Acoustic Wave (BAW) technology

(known as the BAW APLL) and can generate output

clocks with 40fs typical / 60fs maximum 12kHz to

20MHz RMS jitter at 491.52MHz, independent of the

jitter and frequency of the XO and DPLL reference

inputs. APLL2/DPLL2 provides an option for a second

frequency and/or synchronization domain.

Reference validation circuitry monitors the DPLL

reference clocks and performs a hitless switch

between inputs upon detecting a switchover event.

Zero-Delay Mode (ZDM) and phase cancellation can

be enabled to control the phase relationship from

input to outputs.

The device is fully programmable through I2C or SPI.

The integrated EEPROM can be used to customize

system start-up clocks. The device also features

factory default ROM profiles as fallback options.

更新时间:2025-8-9 15:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI(德州仪器)
2024+
N/A
500000
诚信服务,绝对原装原盘
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
TI/德州仪器
25+
原厂封装
9999
TI/德州仪器
25+
原厂封装
10280
TI/德州仪器
2324+
NA
78920
二十余载金牌老企,研究所优秀合供单位,您的原厂窗口
TI(德州仪器)
24+
VQFN64(9x9)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI(德州仪器)
24+
VQFN64(9x9)
3238
原装现货,免费供样,技术支持,原厂对接
Texas Instruments
25+
-
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI
24+
con
35960
查现货到京北通宇商城