位置:CD54HC112_V01 > CD54HC112_V01详情

CD54HC112_V01中文资料

厂家型号

CD54HC112_V01

文件大小

1379.3Kbytes

页面数量

29

功能描述

CDx4HC112, CDx4HCT112 Dual J-K Flip-Flop with Set and Reset with Negative-Edge Trigger

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

CD54HC112_V01数据手册规格书PDF详情

1 Features

• Hysteresis on clock inputs for improved noise

immunity and increased input rise and fall times

• Asynchronous set and reset

• Complementary outputs

• Buffered inputs

• Typical fMAX = 60 MHz at VCC = 5 V, CL = 15 pF, TA

= 25℃

• Fanout (over temperature range)

– Standard outputs: 10 LSTTL loads

– Bus driver outputs: 15 LSTTL loads

• Wide operating temperature range: -55℃ to 125℃

• Balanced propagation delay and transition times

• Significant power reduction compared to LSTTL

Logic ICs

• HC types

– 2 V to 6 V operation

– High noise immunity: NIL = 30, NIH = 30 of

VCC at VCC = 5 V

• HCT types

– 4.5 V to 5.5 V operation

– Direct LSTTL input logic compatibility, VIL = 0.8

V (max), VIH = 2 V (min)

– CMOS input compatibility, II ≤ 1 μA at VOL, VOH

2 Description

The ’HC112 and ’HCT112 utilize silicon-gate CMOS

technology to achieve operating speeds equivalent to

LSTTL parts. They exhibit the low power consumption

of standard CMOS integrated circuits, together with

the ability to drive 10 LSTTL loads.

These flip-flops have independent J, K, PRE, CLR,

and Clock inputs and Q and Q outputs. They

change state on the negative-going transition of

the clock pulse. PRE and CLR are accomplished

asynchronously by low-level inputs.

The HCT logic family is functionally as well as pin

compatible with the standard LS logic family.

更新时间:2025-11-30 15:36:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
DIP
5000
原装正品,假一罚十
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
H
23+
CDIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
HARRIS
97+
CDIP-16
47
原装现货海量库存欢迎咨询
TI
三年内
1983
只做原装正品
TI(德州)
23+
CDIP
50000
全新原装正品现货,支持订货
TI
25+
8880
原装认准芯泽盛世!
TI/德州仪器
22+
DIP16
12245
现货,原厂原装假一罚十!
TI
12+
20
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI/德州仪器
24+
1500
只供应原装正品 欢迎询价