位置:ADC3648 > ADC3648详情

ADC3648中文资料

厂家型号

ADC3648

文件大小

4224.1Kbytes

页面数量

82

功能描述

ADC3568, ADC3569 Single-Channel, 16-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC)

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

ADC3648数据手册规格书PDF详情

1 Features

• 16-bit, single channel 250 and 500MSPS ADC

• Noise spectral density: −160.4dBFS/Hz

• Thermal Noise: 76.4dBFS

• Single core (non-interleaved) ADC architecture

• Power consumption:

– 435mW (500MSPS)

– 369mW (250MSPS)

• Aperture jitter: 75fs

• Buffered analog inputs

– Programmable 100Ω and 200Ω termination

• Input fullscale: 2VPP

• Full power input bandwidth (−3dB): 1.4GHz

• Spectral performance (fIN = 70MHz, −1dBFS):

– SNR: 75.6dBFS

– SFDR HD2,3: 80dBc

– SFDR worst spur: 94dBFS

• INL: ±2 LSB (typical)

• DNL: ±0.5 LSB (typical)

• Digital down-converters (DDCs)

– Up to four independent DDCs

– Complex and real decimation

– Decimation: /2, /4 to /32768 decimation

– 48-bit NCO phase coherent frequency hopping

• Parallel/ Serial LVDS interface

– 16-bit Parallel SDR, DDR LVDS for DDC

bypass

– Serial LVDS for decimation

– 32-bit output option for high decimation

2 Applications

• Software defined radio

• Spectrum analyzer

• Radar

• Spectroscopy

• Power amplifier linearization

• Communications infrastructure

3 Description

The ADC3568 and ADC3569 (ADC356x) are 16-bit,

250MSPS and 500MSPS, single channel analog to

digital converters (ADC). The devices are designed

for high signal-to-noise ratio (SNR) and deliver a

noise spectral density of -160dBFS/Hz (500MSPS).

The power efficient ADC architecture consumes

435mW at 500MSPS and provides power scaling with

lower sampling rates (369mW at 250MSPS).

The ADC356x includes an optional quad band

digital down-converter (DDC) supporting wide band

decimation by 2 to narrow band decimation by 32768.

The DDC uses a 48-bit NCO which supports phase

coherent and phase continuous frequency hopping.

The ADC356x is outfitted with a flexible LVDS

interface. In decimation bypass mode, the device

uses a parallel SDR or DDR LVDS interface. When

using decimation, the output data is transmitted using

a serial LVDS interface reducing the number of lanes

needed as decimation increases. For high decimation

ratios, the output resolution can be increased to 32-

bit.

更新时间:2025-10-11 15:16:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
TI/德州仪器
25+
原厂封装
10280
TI/德州仪器
25+
原厂封装
11000
TI/德州仪器
25+
原厂封装
10280
AD
23+
DIP
8650
受权代理!全新原装现货特价热卖!
AD
25+23+
DIP
70551
绝对原装正品现货,全新深圳原装进口现货
AD
23+
DIP
50000
全新原装正品现货,支持订货
AD
/
DIP
1
一级代理,专注军工、汽车、医疗、工业、新能源、电力
ADI/亚德诺
2511
原封装
66900
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优