位置:ADC12QJ1600-Q1 > ADC12QJ1600-Q1详情
ADC12QJ1600-Q1中文资料
ADC12QJ1600-Q1数据手册规格书PDF详情
1 Features
• Radiation Performance:
– Total Ionizing Dose (TID): 300 krad (Si)
– Single Event Latchup (SEL): 120 MeV-cm2/mg
– Single Event Upset (SEU) immune registers
• ADC Core:
– Resolution: 12 Bit
– Maximum sampling rate: 1.6 GSPS
– Non-interleaved architecture
– Internal dither reduces high-order harmonics
• Performance specifications (–1 dBFS):
– SNR (100 MHz): 57.4 dBFS
– ENOB (100 MHz): 9.1 Bits
– SFDR (100 MHz): 64 dBc
– Noise floor (–20 dBFS): –147 dBFS
• Full-scale input voltage: 800 mVPP-DIFF
• Full-power input bandwidth: 6 GHz
• JESD204C Serial data interface:
– Support for 2 to 8 total SerDes lanes
– Maximum baud-rate: 17.16 Gbps
– 64B/66B and 8B/10B encoding modes
– Subclass-1 support for deterministic latency
– Compatible with JESD204B receivers
• Optional internal sampling clock generation
– Internal PLL and VCO (7.2–8.2 GHz)
• SYSREF Windowing eases synchronization
• Four clock outputs simplify system clocking
– Reference clocks for FPGA or adjacent ADC
– Reference clock for SerDes transceivers
• Timestamp input and output for pulsed systems
• Power consumption (1 GSPS): 1.9W
• Power supplies: 1.1 V, 1.9 V
2 Applications
• Electronic warfare (SIGINT, ELINT)
• Satellite communications (SATCOM)
3 Description
ADC12QJ1600-SP is a quad channel, 12-bit, 1.6
GSPS analog-to-digital converters (ADC). Low power
consumption, high sampling rate and 12-bit resolution
makes the device suited for a variety of multi-channel
communications systems.
Full-power input bandwidth (-3 dB) of 6 GHz enables
direct RF sampling of L-band and S-band.
4 Description (continued)
A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked
loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock
outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is
provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB)
routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the
single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each
application.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
23+ |
FCBGA |
5000 |
全新原装正品现货 |
|||
TI |
2450+ |
FCCSP-144 |
6540 |
只做原厂原装正品终端客户免费申请样品 |
|||
AD |
25+ |
模块 |
2645 |
绝对原装自家现货!真实库存!欢迎来电! |
|||
AD |
24+ |
6 |
|||||
ADC12QM |
1 |
1 |
|||||
ADI/亚德诺 |
25+ |
原封装 |
8800 |
公司只做原装,详情请咨询 |
|||
ADI/亚德诺 |
2511 |
原封装 |
66900 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
|||
TI |
168 |
||||||
NS |
23+ |
NA |
282 |
专做原装正品,假一罚百! |
ADC12QJ1600-Q1 资料下载更多...
ADC12QJ1600-Q1 芯片相关型号
- 21700617
- 23_SMA-50-0-1-111_N
- 23_SMA-50-0-2-111_N
- 23_SMA-50-0-3-111_N
- 23_SMA-50-0-41133_N
- 23_SMA-50-0-51199_N
- 23_SMA-50-0-52199_N
- 23_SMA-50-0-61-199_N
- 23_SMA-50-0-62-199_N
- 629-36W4640-5N1
- 629-36W4640-5N2
- 629-36W4640-5N3
- 629-36W4640-5N4
- 629-36W4640-5N5
- 629-36W4640-5N6
- 629-36W4640-5NA
- 629-36W4640-5NB
- 629-36W4640-5NC
- 629-36W4640-5ND
- 630-11W1640-5NC
- 686114148922
- ADC12QJ1600ALRSHP
- ADC12QJ1600-EP
- FDN86265P-TP
- LMV824
- LP2985IM5-3.5/NOPB
- P4KE6.8A_V01
- SI5327
- TPSM843A22
- UH495L-G03-B
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105