位置:ADC12DL2500ACF > ADC12DL2500ACF详情
ADC12DL2500ACF中文资料
ADC12DL2500ACF数据手册规格书PDF详情
1 Features
• ADC core:
– 12-Bit resolution
– Up to 1GSPS, 3GSPS, 5GSPS in singlechannel
mode
– Up to 500MSPS, 1.5GSPS, 2.5GSPS in dualchannel
mode
• Internal dither for low-magnitude, high-order
harmonics
• Low-latency LVDS interface:
– Total latency: < 10ns
– Up to 48 data pairs at 1.6Gbps
– Four DDR data clocks
– Strobe signals simplify synchronization
• Noise floor (no input, VFS = 1VPP-DIFF):
– Dual-channel mode: -143.5, -148,
-149.8dBFS/Hz
– Single-channel mode: -146.2, -150.3,
-152.2dBFS/Hz
• Buffered analog inputs with VCMI of 0V:
– Analog input bandwidth (–3dB): 8GHz
– Full-scale input voltage (VFS, default): 0.8VPP
• Noiseless aperture delay (TAD) adjustment:
– Precise sampling control: 19fs step
– Simplifies synchronization and interleaving
– Temperature and voltage invariant delays
• Easy-to-use synchronization features:
– Automatic SYSREF timing calibration
– Timestamp for sample marking
• Power consumption: 2.6, 2.8, 3W
2 Applications
• Oscilloscopes and digitizers
• Electronic Warfare (SIGINT, ELINT)
• Time-of-flight and LIDAR distance measurement
• Microwave backhaul
• Automotive radar testers
• Spectrometry
3 Description
The ADC12DL500, ADC12DL1500 and
ADC12DL2500 are a family of analog-to-digital
converters (ADC) that can sample up to 500MSPS,
1.5GSPS, and 2.5GSPS in dual-channel mode and
up to 1GSPS, 3GSPS, and 5GSPS in single-channel
mode. Programmable tradeoffs in channel count
(dual-channel mode) and sample rate (single-channel
mode) allow development of flexible hardware that
meets the needs of both high-channel count or wide
instantaneous signal bandwidth applications.
The devices uses a low-latency, low-voltage
differential signaling (LVDS) interface for latency
sensitive applications or when the simplicity of LVDS
is preferred. The interface uses up to 48 data
pairs, four double data rate (DDR) clocks, and
four strobe signals arranged in four 12-bit data
buses. The interface supports signaling rates of up
to 1.6Gbps. Strobe signals simplify synchronization
across buses and between multiple devices. The
strobe is generated internally and can be reset at
a deterministic time by the SYSREF input. Multidevice
synchronization is further eased by innovative
synchronization features such as noiseless aperture
delay (TAD) adjustment and SYSREF windowing.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ADI |
25+ |
LFCSP |
7760 |
郑重承诺只做原装进口现货 |
|||
ADI |
25+ |
NV |
2025424 |
明嘉莱只做原装正品现货 |
|||
ADI |
25+ |
LFCSP |
7760 |
郑重承诺只做原装进口现货 |
|||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
168 |
||||||
TI(德州仪器) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
|||
TI(德州仪器) |
24+/25+ |
10000 |
原装正品现货库存价优 |
||||
TI |
23+ |
N/A |
50000 |
全新原装正品现货,支持订货 |
|||
TI |
25+ |
8880 |
原装认准芯泽盛世! |
||||
TI |
18+ |
N/A |
16 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
ADC12DL2500ACF 资料下载更多...
ADC12DL2500ACF 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103