位置:5962R2320201PXE > 5962R2320201PXE详情

5962R2320201PXE中文资料

厂家型号

5962R2320201PXE

文件大小

2965.7Kbytes

页面数量

72

功能描述

LMX1906-SP Space Grade Low-Noise, High-Frequency JESD204B/C Buffer, Multiplier and Divider

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI1

5962R2320201PXE数据手册规格书PDF详情

1 Features

• SMD #5962-23202

– Total ionizing dose 100 krad (ELDRS-free)

– Single event latch-up (SEL) immune up to 87

MeV - cm2 /mg

– Single event functional interrupt (SEFI) immune

up to 87 MeV - cm2 /mg

• Clock buffer for 300-MHz to 15-GHz frequency

• Ultra-Low Noise

– Noise floor of –159 dBc/Hz at 6-GHz output

– 36-fs additive jitter (100 Hz to fCLK) at 6-GHz

output

– 5-fs additive jitter (100 Hz - 100 MHz)

• 4 high-frequency clocks with corresponding

SYSREF outputs

– Shared divide by 1 (Buffer), 2, 3, 4, 5, 6, 7, and

8

– Shared programmable multiplier x2, x3, and x4

• Support pin mode options to configure the device

without SPI

• LOGICLK output with corresponding SYSREF

output

– On separate divide bank

– 1, 2, 4 pre-divider

– 1 (bypass), 2, …, 1023 post divider

• 8 programmable output power levels

• Synchronized SYSREF clock outputs

– 508 delay step adjustments of less than 2.5 ps

each at 12.8 GHz

– Generator and repeater modes

– Windowing feature for SYSREFREQ pins to

optimize timing

• SYNC feature to all divides and multiple devices

• 2.5-V operating voltage

• –55ºC to +125ºC operating temperature

2 Applications

• Radar imaging payload

• Communications payloads

• Command and data handling

• Data converter clocking

• Clock distribution/multiplication/division

3 Description

The LMX1906-SP is an buffer, divider and multiplier

that features high frequency, ultra-low jitter, and

SYSREF outputs. This device combined with an ultralow

noise reference clock source is an exemplary

solution for clocking data converters, especially when

sampling above 3 GHz. Each of the 4 high frequency

clock outputs and additional LOGICLK output is

paired with a SYSREF output clock signal. The

SYSREF signal for JESD interfaces can either be

internally generated or passed in as an input and

re-clocked to the device clocks. This device can

distribute the mutlichannel, low skew, ultra-low noise

local oscillator signals to multiple mixers by disabling

the SYSREF outputs.

更新时间:2025-10-30 15:17:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
TI/德州仪器
25+
原厂封装
9999
TI/德州仪器
25+
原厂封装
10280
AD
05+
100
原装正品
ADI
24+
ROUND HEADER/METAL CAN
3660
十年信誉,只做全新原装正品现货,以优势说话 !!
ADI/亚德诺
24+
CAN8
12000
原装正品 有挂就有货
ADI/亚德诺
2511
原封装
66900
电子元器件采购降本30%!原厂直采,砍掉中间差价
ADI
24+
N/A
6300
“芯达集团”专注军工级宇航级元器件欢迎来电咨询0755
ADI/亚德诺
23+
CAN8
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
UTMC
2023+
5850
进口原装现货