位置:V62/22611-01XF > V62/22611-01XF详情
V62/22611-01XF中文资料
V62/22611-01XF数据手册规格书PDF详情
1 Features
• High reliability enhanced product:
– Controlled baseline: one assembly and test
site, one fabrication site, extended product
lifecycle, extended product-change notification
and product traceability
• ADC core:
– 12-bit resolution
– Up to 10.4 GSPS in single-channel mode
– Up to 5.2 GSPS in dual-channel mode
• Performance specifications:
– Noise floor (–20 dBFS, VFS = 1 VPP-DIFF):
• Dual-channel mode: –151.8 dBFS/Hz
• Single-channel mode: –154.4 dBFS/Hz
– ENOB (dual channel, FIN = 2.4 GHz): 8.6 Bits
• Buffered analog inputs with VCMI of 0 V:
– Analog input bandwidth (–3 dB): 8 GHz
– Usable input frequency range: > 10 GHz
– Full-scale input voltage (VFS, default): 0.8 VPP
• Noiseless aperture delay (tAD) adjustment:
– Precise sampling control: 19-fs Step
– Simplifies synchronization and interleaving
– Temperature and voltage invariant delays
• Easy-to-use synchronization features:
– Automatic SYSREF timing calibration
– Time stamp for sample marking
• JESD204C serial data interface:
– Maximum lane rate: 17.16 Gbps
– Support for 64b/66b and 8b/10b encoding
– 8b/10b modes are JESD204B compatible
• Optional digital down-converters (DDC):
– 4x, 8x, 16x and 32x complex decimation
– Four independent 32-Bit NCOs per DDC
• Peak RF Input Power (Diff): +26.5 dBm (+ 27.5
dBFS, 560x fullscale power)
• Programmable FIR filter for equalization
• Power consumption: 4 W
• Power supplies: 1.1 V, 1.9 V
2 Applications
• Wideband digitizers
• Electronic warfare (SIGINT, ELINT)
• Satellite communications (SATCOM)
• RF-sampling software-defined radio (SDR)
3 Description
The ADC12DJ5200-EP device is an RF-sampling,
giga-sample, analog-to-digital converter (ADC) that
can directly sample input frequencies from DC to
above 10 GHz. ADC12DJ5200-EP can be configured
as a dual-channel, 5.2 GSPS ADC or single-channel,
10.4 GSPS ADC. Support of a useable input
frequency range of up to 10 GHz enables direct RF
sampling of L-band, S-band, C-band, and X-band for
frequency agile systems.
The ADC12DJ5200-EP uses a high-speed JESD204C
output interface with up to 16 serialized lanes
supporting up to 17.16 Gbps line rate. Deterministic
latency and multi-device synchronization is supported
through JESD204C subclass-1. The JESD204C
interface can be configured to trade-off line rate and
number of lanes. Both 8b/10b and 64b/66b data
encoding schemes are supported. 64b/66b encoding
supports forward error correction (FEC) for improved
bit error rates. The interface is backwards compatible
with JESD204B receivers.
Innovative synchronization features, including
noiseless aperture delay adjustment and SYSREF
windowing, simplify system design for multichannel
applications. Optional digital down converters (DDCs)
are available to provide digital conversion to
base-band and to reduce the interface rate. A
programmable FIR filter allows on-chip equalization.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
24+ |
原厂封装 |
8000 |
原厂原装,价格优势,欢迎洽谈! |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
11000 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
9999 |
||||
Texas Instruments |
144-FCBGA(10x10) |
60000 |
全新、原装 |
V62/22611-01XF 资料下载更多...
V62/22611-01XF 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
