位置:TSB43AB21AIPDTEP > TSB43AB21AIPDTEP详情

TSB43AB21AIPDTEP中文资料

厂家型号

TSB43AB21AIPDTEP

文件大小

733.83Kbytes

页面数量

111

功能描述

Integrated 1394a-2000 OHCI PHY/Link-Layer Controller

1394 接口集成电路 Mil Enh Int OCHI pHY Link-Layer Cntrlr

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI

TSB43AB21AIPDTEP数据手册规格书PDF详情

Features

The TSB43AB21A-EP device supports the following features:

• Controlled Baseline

– One Assembly/Test Site, One Fabrication Site

• Extended Temperature Performance of –40°C to 85°C

• Enhanced Diminishing Manufacturing Sources (DMS) Support

• Enhanced Product-Change Notification

• Qualification Pedigree†

• Fully compliant with 1394 Open Host Controller Interface Specification (Release 1.1)

• Fully compliant with provisions of IEEE Std 1394-1995 for a high-performance serial bus‡ and IEEE Std

1394a-2000

• Fully interoperable with FireWire and i.LINK implementations of IEEE Std 1394

• Compliant with Intel Mobile Power Guideline 2000

• Full IEEE Std 1394a-2000 support includes: connection debounce, arbitrated short reset, multispeed

concatenation, arbitration acceleration, fly-by concatenation, and port disable/suspend/resume

• Power-down features to conserve energy in battery-powered applications include: automatic device power

down during suspend, PCI power management for link-layer, and inactive ports powered down

• Ultralow-power sleep mode

• One IEEE Std 1394a-2000 fully compliant cable port at 100M bits/s, 200M bits/s, or 400M bits/s

• Cable port monitors line conditions for active connection to remote node

• Cable power presence monitoring

• 1.8-V core logic with universal PCI interfaces compatible with 3.3-V and 5-V PCI signaling environments

• Physical write posting of up to three outstanding transactions

• PCI burst transfers and deep FIFOs to tolerate large host latency

• PCI_CLKRUN protocol

• External cycle timer control for customized synchronization

• Extended resume signaling for compatibility with legacy DV components

• PHY-link logic performs system initialization and arbitration functions

• PHY-link encode and decode functions included for data-strobe bit level encoding

• PHY-link incoming data resynchronized to local clock

• Low-cost 24.576-MHz crystal provides transmit and receive data at 100M bits/s, 200M bits/s, or 400M bits/s

• Node power class information signaling for system power management

• Serial ROM interface supports 2-wire serial EEPROM devices

• Two general-purpose I/Os

• Register bits give software control of contender bit, power class bits, link active control bit, and IEEE Std

1394a-2000 features

• Fabricated in advanced low-power CMOS process

• PCI and CardBus register support

• Isochronous receive dual-buffer mode

• Out-of-order pipelining for asynchronous transmit requests

• Register access fail interrupt when the PHY SCLK is not active

• PCI power-management D0, D1, D2, and D3 power states

• Initial bandwidth available and initial channels available registers

• PME support per 1394 Open Host Controller Interface Specification

TSB43AB21AIPDTEP产品属性

  • 类型

    描述

  • 型号

    TSB43AB21AIPDTEP

  • 功能描述

    1394 接口集成电路 Mil Enh Int OCHI pHY Link-Layer Cntrlr

  • RoHS

  • 制造商

    Texas Instruments

  • 类型

    Link Layer Controller

  • 封装/箱体

    LQFP

  • 封装

    Tray

更新时间:2025-10-14 19:10:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
TQFP128
32360
TI/德州仪器全新特价TSB43AB21AIPDTEP即刻询购立享优惠#长期有货
TI
2450+
TQFP
9485
只做原厂原装正品终端客户免费申请样品
TI/德州仪器
1010+
NA
25
TI/德州仪器
2023+
TQFP
53200
正品,原装现货
TI(德州仪器)
24+
TQFP-128
7856
支持大陆交货,美金交易。原装现货库存。
TI/德州仪器
1010+
NA
25
TI
23+
N/A
7560
原厂原装
TI
23+
TQFP
50000
全新原装正品现货,支持订货
TI
22+
128TQFP
9000
原厂渠道,现货配单
TI
25+
SMD
2500
原厂原装,价格优势

TSB43AB21AIPDTEP 价格

参考价格:¥32.9074

型号:TSB43AB21AIPDTEP 品牌:TI 备注:这里有TSB43AB21AIPDTEP多少钱,2025年最近7天走势,今日出价,今日竞价,TSB43AB21AIPDTEP批发/采购报价,TSB43AB21AIPDTEP行情走势销售排排榜,TSB43AB21AIPDTEP报价。