位置:LMK04832PAP/EM > LMK04832PAP/EM详情

LMK04832PAP/EM中文资料

厂家型号

LMK04832PAP/EM

文件大小

3350.52Kbytes

页面数量

103

功能描述

LMK04832-SEP Space Grade Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner

数据手册

下载地址一下载地址二到原厂下载

生产厂商

Texas Instruments

简称

TI德州仪器

中文名称

美国德州仪器公司官网

LOGO

LMK04832PAP/EM数据手册规格书PDF详情

1 Features

• VID#: V62/22612

– Total ionizing dose 30 krad (ELDRS-free)

– SEL immune >43 MeV × cm2/mg

– SEFI immune >43 MeV × cm2/mg

• Ambient temperature range: –55°C to 125°C

• Maximum clock output frequency: 3255 MHz

• Multi-mode: dual PLL, single PLL, and clock

distribution

• 6-GHz external VCO or distribution input

• Ultra-low noise, at 2500 MHz:

– 54-fs RMS jitter (12 kHz to 20 MHz)

– 64-fs RMS jitter (100 Hz to 20 MHz)

– –157.6-dBc/Hz noise floor

• Ultra-low noise, at 3200 MHz:

– 61-fs RMS jitter (12 kHz to 20 MHz)

– 67-fs RMS jitter (100 Hz to 100 MHz)

– –156.5-dBc/Hz noise floor

• PLL2

– PLL FOM of –230 dBc/Hz

– PLL 1/f of –128 dBc/Hz

– Phase detector rate up to 320 MHz

– Two integrated VCOs: 2440 to 2600 MHz

and 2945 to 3255 MHz

• Up to 14 differential device clocks

– CML, LVPECL, LCPECL, HSDS, LVDS, and

2xLVCMOS programmable outputs

• Up to 1 buffered VCXO/XO output

– LVPECL, LVDS, 2xLVCMOS programmable

• 1-1023 CLKOUT divider

• 1-8191 SYSREF divider

• 25-ps step analog delay for SYSREF clocks

• Digital delay and dynamic digital delay for device

clocks and SYSREF

• Holdover mode with PLL1

• 0-delay with PLL1 or PLL2

2 Applications

• Communications payloads

• Radar imaging payload

• Command and data handling

3 Description

The LMK04832-SEP is a high performance clock

conditioner with JEDEC JESD204B/C support for

space applications.

The 14 clock outputs from PLL2 can be configured

to drive seven JESD204B/C converters or other logic

devices using device and SYSREF clocks. SYSREF

can be provided using both DC and AC coupling.

Not limited to JESD204B/C applications, each of the

14 outputs can be individually configured as highperformance

outputs for traditional clocking systems.

This device can be configured for operation in dual

PLL, single PLL, or clock distribution modes with or

without SYSREF generation or reclocking. PLL2 may

operate with either internal or external VCO.

The high performance combined with features like the

ability to trade off between power and performance,

dual VCOs, dynamic digital delay, and holdover allows

to provide flexible high performance clocking trees.

更新时间:2025-5-14 9:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
con
35960
查现货到京北通宇商城
TI
2032+
WQFN-64
600
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI
24+
WQFN-64
11000
原装正品 有挂有货 假一赔十
TI
500
TI
25+23+
22769
绝对原装全新正品现货/优势渠道商、原盘原包原盒
TI
23+
WQFN-64
50000
全新原装正品现货,支持订货
TI
24+
SMD
85450
TI一级代理商原装进口现货
TI
三年内
1983
只做原装正品
TI
20+
QFN-64
1000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
WQFN-64
499

TI相关电路图

  • TI1
  • TIANBO
  • TIMEGUARD
  • TIMES
  • TIMOTION
  • TIP
  • TITAN
  • TITANMEC
  • TKP
  • TKPLUSEMI
  • TM
  • TMT

Texas Instruments 美国德州仪器公司

中文资料: 223705条

德州仪器(Texas Instruments),简称TI,是全球领先的半导体公司,为现实世界的信号处理提供创新的数字信号处理(DSP)及模拟器件技术。除半导体业务外,还提供包括传感与控制、教育产品和数字光源处理解决方案。TI总部位于美国德克萨斯州的达拉斯,并在25多个国家设有制造、设计或销售机构。 德州仪器(TI)是全球领先的数字信号处理与模拟技术半导体供应商,亦是推动因特网时代不断发展的半导体引擎。 ----作为实时技术的领导者,TI正在快速发展,在无线与宽带接入等大型市场及数码相机和数字音频等新兴市场方面,TI凭借性能卓越的半导体解决方案不断推动着因特网时代前进的步伐! ----TI预想未