位置:LMK04714-Q1 > LMK04714-Q1详情

LMK04714-Q1中文资料

厂家型号

LMK04714-Q1

文件大小

3156.47Kbytes

页面数量

116

功能描述

LMK04714-Q1 Automotive Grade Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI

LMK04714-Q1数据手册规格书PDF详情

1 Features

• AEC-Q100 Grade 1: –40°C to 125°C

• Maximum clock output frequency: 3255 MHz

• Multi-mode: dual PLL, single PLL, and clock

distribution

• 6-GHz external VCO or distribution input

• Ultra-low noise, at 2500 MHz:

– 54-fs RMS jitter (12 kHz to 20 MHz)

– 64-fs RMS jitter (100 Hz to 20 MHz)

– –157.6-dBc/Hz noise floor

• Ultra-low noise, at 3200 MHz:

– 61-fs RMS jitter (12 kHz to 20 MHz)

– 67-fs RMS jitter (100 Hz to 100 MHz)

– –156.5-dBc/Hz noise floor

• PLL2

– PLL FOM of –230 dBc/Hz

– PLL 1/f of –128 dBc/Hz

– Phase detector rate up to 320 MHz

– Two integrated VCOs: 2440 to 2600 MHz

and 2945 to 3255 MHz

• Up to 14 differential device clocks

– CML, LVPECL, LCPECL, HSDS, LVDS, and

2xLVCMOS programmable outputs

• Up to 1 buffered VCXO/XO output

– LVPECL, LVDS, 2xLVCMOS programmable

• 1-1023 CLKOUT integer divider

• 1-8191 SYSREF integer divider

• 25-ps step analog delay for SYSREF clocks

• Digital delay and dynamic digital delay for device

clocks and SYSREF

• Holdover mode with PLL1

• 0-delay with PLL1 or PLL2

• High Reliability

– Controlled Baseline

– One Assembly/Test Site

– One Fabrication Site

– Extended Product Life Cycle

– Extended Product-Change Notification

– Product Traceability

2 Applications

• Automotive Radar

• Data Converter Clocking

• LIDAR

3 Description

The LMK04714-Q1 is a high performance clock

conditioner with JEDEC JESD204B/C support for

space applications.

The 14 clock outputs from PLL2 can be configured

to drive seven JESD204B/C converters or other logic

devices using device and SYSREF clocks. SYSREF

can be provided using both DC and AC coupling.

Not limited to JESD204B/C applications, each of the

14 outputs can be individually configured as highperformance

outputs for traditional clocking systems.

This device can be configured for operation in dual

PLL, single PLL, or clock distribution modes with or

without SYSREF generation or reclocking. PLL2 may

operate with either internal or external VCO.

The high performance combined with features like the

ability to trade off between power and performance,

dual VCOs, dynamic digital delay, and holdover allows

to provide flexible high performance clocking trees.

更新时间:2026-2-21 8:14:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
64-HTQFP(10x10)
11491
样件支持,可原厂排单订货!
TI
25+
64-HTQFP(10x10)
11543
正规渠道,免费送样。支持账期,BOM一站式配齐
TI
26+
原厂原封装
86720
全新原装正品价格最实惠 承诺假一赔百
TI
25+
QFN-64
932
就找我吧!--邀您体验愉快问购元件!
TI
23+
N/A
560
原厂原装
TI
22+
64WQFN
9000
原厂渠道,现货配单
TI
19+
WQFN64
310
进口原装公司现货
TI
12+
QFN
20
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI
23+
QFN
3200
正规渠道,只有原装!
ti
24+
SMD
85450
TI一级代理商原装进口现货