位置:CSP2510D > CSP2510D详情

CSP2510D中文资料

厂家型号

CSP2510D

文件大小

251.47Kbytes

页面数量

10

功能描述

3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

RENESAS瑞萨

生产厂商

Renesas Technology Corp

中文名称

瑞萨科技有限公司官网

LOGO

CSP2510D数据手册规格书PDF详情

FEATURES:

• Phase-Lock Loop Clock Distribution for Synchronous DRAM

Applications

• Distributes one clock input to one bank of ten outputs

• Output enable bank control

• External feedback (FBIN) pin is used to synchronize the

outputs to the clock input signal

• No external RC network required for PLL loop stability

• Operates at 3.3V VDD

• tpd Phase Error at 166MHz: < ±150ps

• Jitter (peak-to-peak) at 166MHz: < ±75ps @ 166MHz

• Spread Spectrum Compatible

• Operating frequency 50MHz to 175MHz

• Available in 24-Pin TSSOP package

DESCRIPTION:

The CSP2510D is a high performance, low-skew, low-jitter, phase-lock

loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency

and phase, the feedback (FBOUT) output to the clock (CLK) input signal.

It is specifically designed for use with synchronous DRAMs. The CSP2510D

operates at 3.3V.

One bank of ten outputs provide low-skew, low-jitter copies of CLK.

Output signal duty cycles are adjusted to 50 percent, independent of the duty

cycle at CLK. The outputs can be enabled or disabled via the control G input.

When the G input is high, the outputs switch in phase and frequency with

CLK; when the G input is low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CSP2510D does not require

external RC networks. The loop filter for the PLL is included on-chip,

minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CSP2510D requires a

stabilization time to achieve phase lock of the feedback signal to the

reference signal. This stabilization time is required, following power up and

application of a fixed-frequency, fixed-phase signal at CLK, as well as

following any changes to the PLL reference or feedback signals. The PLL

can be bypassed for the test purposes by strapping AVDD to ground.

The CSP2510D is specified for operation from 0°C to +85°C. This device

is also available (on special order) in Industrial temperature range (-40°C

to +85°C). See ordering information for details.

CSP2510D产品属性

  • 类型

    描述

  • 型号

    CSP2510D

  • 制造商

    IDT

  • 制造商全称

    Integrated Device Technology

  • 功能描述

    3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER

更新时间:2025-6-4 15:55:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Renesas Electronics America In
25+
24-TSSOP(0.173 4.40mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
IDT
23+
NA
19960
只做进口原装,终端工厂免费送样
IDT
2020+
TSSOP-2
62
百分百原装正品 真实公司现货库存 本公司只做原装 可
IDT
17+
TSSOP-24
6200
100%原装正品现货
IDT
16+
NA
8800
原装现货,货真价优
IDT
24+
SOP
3500
原装现货,可开13%税票
IDT
24+
TSSOP-24
5000
只做原装公司现货
IDT
23+
TSSOP-2
8560
受权代理!全新原装现货特价热卖!
INTEGRATEDDEVICETECHNOLO
20+
9000
全新现货热卖中欢迎查询
IDT
24+
TSSOP24
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增

RENESAS相关芯片制造商

  • RESI
  • RESONAC
  • REYCONNS
  • RF
  • RFBEAM
  • RFE
  • RFHIC
  • rfm
  • RFMD
  • RFSOLUTIONS
  • RFX
  • RHOMBUS-IND

Renesas Technology Corp 瑞萨科技有限公司

中文资料: 114305条

瑞萨科技公司(Renesas Technology Corp.)是一家全球领先的半导体解决方案供应商,总部位于日本东京。公司成立于2002年,由原日立半导体和三菱电机半导体合并而成,专注于提供高性能和高效能的微控制器、模拟和混合信号IC、功率半导体以及系统集成解决方案,广泛应用于汽车、工业控制、信息通信、消费电子等多个领域。瑞萨科技的产品组合涵盖微控制器(MCUs)、模拟和混合信号IC、功率半导体以及汽车解决方案等。公司在汽车电子领域具有强大的技术实力,提供车载MCU、传感器和网络解决方案,支持智能汽车的发展。瑞萨在全球设有多个研发中心和分支机构,产品及解决方案销售至欧美、亚洲等地区,致力于为