位置:CSP2510D > CSP2510D详情
CSP2510D中文资料
CSP2510D数据手册规格书PDF详情
FEATURES:
• Phase-Lock Loop Clock Distribution for Synchronous DRAM
Applications
• Distributes one clock input to one bank of ten outputs
• Output enable bank control
• External feedback (FBIN) pin is used to synchronize the
outputs to the clock input signal
• No external RC network required for PLL loop stability
• Operates at 3.3V VDD
• tpd Phase Error at 166MHz: < ±150ps
• Jitter (peak-to-peak) at 166MHz: < ±75ps @ 166MHz
• Spread Spectrum Compatible
• Operating frequency 50MHz to 175MHz
• Available in 24-Pin TSSOP package
DESCRIPTION:
The CSP2510D is a high performance, low-skew, low-jitter, phase-lock
loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency
and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
It is specifically designed for use with synchronous DRAMs. The CSP2510D
operates at 3.3V.
One bank of ten outputs provide low-skew, low-jitter copies of CLK.
Output signal duty cycles are adjusted to 50 percent, independent of the duty
cycle at CLK. The outputs can be enabled or disabled via the control G input.
When the G input is high, the outputs switch in phase and frequency with
CLK; when the G input is low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CSP2510D does not require
external RC networks. The loop filter for the PLL is included on-chip,
minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CSP2510D requires a
stabilization time to achieve phase lock of the feedback signal to the
reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as
following any changes to the PLL reference or feedback signals. The PLL
can be bypassed for the test purposes by strapping AVDD to ground.
The CSP2510D is specified for operation from 0°C to +85°C. This device
is also available (on special order) in Industrial temperature range (-40°C
to +85°C). See ordering information for details.
CSP2510D产品属性
- 类型
描述
- 型号
CSP2510D
- 制造商
IDT
- 制造商全称
Integrated Device Technology
- 功能描述
3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
Renesas Electronics America In |
25+ |
24-TSSOP(0.173 4.40mm 宽) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
IDT |
24+ |
TSOP24 |
8600 |
正品原装,正规渠道,免费送样。支持账期,BOM一站式配齐 |
|||
IDT |
25+ |
TSSOP |
2922 |
原装正品,假一罚十! |
|||
CIRRUSLOGIC |
24+ |
SSOP-24 |
8336 |
公司现货库存,支持实单 |
|||
IDT |
24+ |
TSSOP24 |
60000 |
||||
IDT |
24+ |
TSSOP |
9624 |
郑重承诺只做原装进口现货 |
|||
IDT |
24+ |
TSSOP24 |
3000 |
只做原装正品现货 欢迎来电查询15919825718 |
|||
IDT |
25+ |
TSSOP24 |
10000 |
全新原装现货库存 |
|||
IDT |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
CSP2510D 资料下载更多...
CSP2510D 芯片相关型号
- CSM2F-7036-1
- CSM2F-7036-2
- CSM2F-8518-0
- CSM2F-8518-1
- CSM2F-8518-2
- CSO_V01
- CSP2510C
- CSPT855
- CSPT857C
- CSPT857D
- CSPU877
- CSPU877A
- CSPU877D
- CSPUA877
- CSPUA877A
- CSRF
- CSRF1206
- CSRF2817
- PA16RP223KAB15
- PA16RP223KFB15
- PA16RP223KLB15
- PA16RP223MAB15
- PA16RP223MFB15
- PA16RP223MLB15
- PA3150NL
- PA3274NL
- PA5449
- PA5615.101HLT
- PA5615.800HLT
- PA5615.XXXHLT
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105