位置:CSP2510C > CSP2510C详情

CSP2510C中文资料

厂家型号

CSP2510C

文件大小

262.75Kbytes

页面数量

10

功能描述

3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER

Zero Delay PLL Clock Driver Single 25MHz to 140MHz 24-Pin TSSOP Tube

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

RENESAS

CSP2510C数据手册规格书PDF详情

DESCRIPTION:

The CSP2510C is a high performance, low-skew, low-jitter, phase-lock

loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency

and phase, the feedback (FBOUT) output to the clock (CLK) input signal.

It is specifically designed for use with synchronous DRAMs. The CSP2510C

operates at 3.3V.

One bank of ten outputs provide low-skew, low-jitter copies of CLK.

Output signal duty cycles are adjusted to 50 percent, independent of the

duty cycle at CLK. The outputs can be enabled or disabled via the control

G input. When the G input is high, the outputs switch in phase and frequency

with CLK; when the G input is low, the outputs are disabled to the logic-low

state.

Unlike many products containing PLLs, the CSP2510C does not require

external RC networks. The loop filter for the PLL is included on-chip,

minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CSP2510C requires a

stabilization time to achieve phase lock of the feedback signal to the

reference signal. This stabilization time is required, following power up and

application of a fixed-frequency, fixed-phase signal at CLK, as well as

following any changes to the PLL reference or feedback signals. The PLL

can be bypassed for the test purposes by strapping AVDD to ground.

The CSP2510C is specified for operation from 0°C to +85°C. This

device is also available (on special order) in Industrial temperature range

(-40°C to +85°C). See ordering information for details.

FEATURES:

• Phase-Lock Loop Clock Distribution for Synchronous DRAM

Applications

• Distributes one clock input to one bank of ten outputs

• Output enable bank control

• External feedback (FBIN) pin is used to synchronize the

outputs to the clock input signal

• No external RC network required for PLL loop stability

• Operates at 3.3V VDD

• tpd Phase Error at 133MHz: < ±150ps

• Jitter (peak-to-peak) at 133MHz: < ±75ps @ 133MHz

• Spread Spectrum Compatible

• Operating frequency 25MHz to 140MHz

• Available in 24-Pin TSSOP package

CSP2510C产品属性

  • 类型

    描述

  • 型号

    CSP2510C

  • 制造商

    Integrated Device Technology Inc

  • 功能描述

    Zero Delay PLL Clock Driver Single 25MHz to 140MHz 24-Pin TSSOP Tube

  • 制造商

    Integrated Device Technology Inc

  • 功能描述

    3.3V PLL CLOCK DRIVER(10 - Rail/Tube

  • 制造商

    Integrated Device Technology Inc

  • 功能描述

    10+1 Outputs PLL/Clk Driver

更新时间:2025-10-8 10:46:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Renesas
25+
电联咨询
7800
公司现货,提供拆样技术支持
IDT
24+
TSOP24
62
只做原厂渠道 可追溯货源
IDT
00+/01+
TSSOP24
171
全新原装100真实现货供应
IDT
24+
SOP
970
IDT
01+
TSOP24
3400
全新原装进口自己库存优势
IDT
25+
TSOP
3600
绝对原装!现货热卖!
IDT
23+
DIP-20
5000
原装正品,假一罚十
IDT
25+
MSOP8
18000
原厂直接发货进口原装
IDT
24+
SSOP24L
4652
公司原厂原装现货假一罚十!特价出售!强势库存!
IDT
25+
SSOP24
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可