位置:82P33731 > 82P33731详情

82P33731中文资料

厂家型号

82P33731

文件大小

1096.04Kbytes

页面数量

66

功能描述

Synchronous Equipment Timing Source for 10G/40G/100G Synchronous Ethernet

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

Renesas Technology Corp

简称

RENESAS瑞萨

中文名称

瑞萨科技有限公司官网

LOGO

82P33731数据手册规格书PDF详情

FEATURES

• Composite clock inputs (IN1 and IN2) accept 64 kHz synchronization

interface signals per ITU-T G.703

• Differential reference inputs (IN3 to IN8) accept clock frequencies

between 1 PPS and 650 MHz

• Single ended inputs (IN9 to IN14) accept reference clock frequencies

between 1 PPS and 162.5 MHz

• Loss of Signal (LOS) pins (LOS0 to LOS3) can be assigned to any

clock reference input

• Reference monitors qualify/disqualify references depending on activity, frequency and LOS pins

• Automatic reference selection state machines select the active reference for each DPLL based on the reference monitors, priority tables,

revertive and non-revertive settings and other programmable settings

• Fractional-N input dividers enable the DPLLs to lock to a wide range

of reference clock frequencies including: 10/100/1000 Ethernet, 10G/

40G/100G Ethernet, OTN, SONET/SDH, PDH, TDM, GSM, CPRI,

and GNSS frequencies

• Any reference inputs (IN3 to IN14) can be designated as external sync

pulse inputs (1 PPS, 2 kHz, 4 kHz or 8 kHz) associated with a selectable reference clock input

• FRSYNC_8K_1PPS and MFRSYNC_2K_1PPS output sync pulses

that are aligned with the selected external input sync pulse input and

frequency locked to the associated reference clock input

• DPLL1 can be configured with bandwidths between 0.09 mHz and

567 Hz

• DPLL1 locks to input references with frequencies between 1 PPS and

650 MHz

• DPLL2 locks to input references with frequencies between 8 kHz and

650 MHz

• DPLL1 complies with ITU-T G.8262 for Synchronous Ethernet Equipment Clock (EEC), and G.813 for Synchronous Equipment Clock

(SEC); and Telcordia GR-253-CORE/ GR-1244-CORE for Stratum 3

and SONET Minimum Clock (SMC)

• DPLL1 generates clocks with PDH, TDM, GSM, CPRI/OBSAI, 10/100/

1000 Ethernet and GNSS frequencies; these clocks are directly available on OUT1

• DPLL2 generates N x 8 kHz clocks up to 100 MHz that are output on

OUT9 and OUT10

• APLL1, APLL2 and APLL3 are connected to DPLL1

• APLL1 and APLL2 generate 10/100/1000 Ethernet, 10G Ethernet, or

SONET/SDH frequencies

• APLL3 generates 10G/40G/100G Ethernet, WAN-PHY, and LAN-PHY

frequencies

• Any of eight common TCXO/OCXO frequencies can be used for the

System Clock: 10 MHz, 12.8 MHz, 13 MHz, 19.44 MHz, 20 MHz,

24.576 MHz, 25 MHz, or 30.72 MHz

• The I2C slave interface can be used by a host processor to access the

control and status registers

• The I2C master interface can automatically load a device configuration from an external EEPROM after reset; APLL3 must be configured

via the I2C slave interface

• DPLLs can be connected to an internal composite clock generator that

outputs its 64 kHz synchronization signal on OUT8

• Differential outputs OUT3 to OUT6 output clocks with frequencies

between 1 PPS and 650 MHz

• Differential outputs OUT11 and OUT12 output clocks with frequencies

up to 650 MHz

• Single ended outputs OUT1, OUT2 and OUT7 output clocks with frequencies between 1 PPS and 125 MHz

• Single ended outputs OUT9 and OUT10 output clocks N*8 kHz multiples up to 100 MHz

• DPLL1 supports independent programmable delays for each of IN3 to

IN14; the delay for each input is programmable in steps of 0.61 ns

with a range of ~±78 ns

• The input to output phase delay of DPLL1 is programmable in steps of

0.0745 ps with a total range of ±20 s

• The clock phase of each of the output dividers for OUT1 (from APLL1)

to OUT7 is individually programmable in steps of ~200 ps with a total

range of +/-180°

• 1149.1 JTAG Boundary Scan

• 144-pin CABGA green package

APPLICATIONS

• Access routers, edge routers, core routers

• Carrier Ethernet switches

• Multi-service access platforms

• PON OLT

• LTE eNodeB

• ITU-T G.8264 Synchronous Equipment Timing Source (SETS)

• ITU-T G.8262 Synchronous Ethernet Equipment Clock (EEC)

• ITU-T G.813 Synchronous Equipment Clock (SEC)

• Telcordia GR-253-CORE/GR1244-CORE Stratum 3 Clock (S3) and

SONET Minimum Clock (SMC)

DESCRIPTION

The 82P33731 Synchronous Equipment Timing Source (SETS) for 10G Synchronous Ethernet (SyncE) provides tools to manage timing references, clock generation and timing paths for SyncE based clocks, per ITU-T G.8264 and ITU-T G.8262. 82P33731 meets the requirements of ITU-T

G.8262 for synchronous Ethernet Equipment Clocks (EECs) and ITU-T G.813 for Synchronous Equipment Clocks (SEC). The device outputs low-jitter clocks that can directly synchronize 100GBASE-R, 40GBASE-R, 10GBASE-R and 10GBASE-W and lower-rate Ethernet interfaces; as well as

CPRI/OBSAI, SONET/SDH and PDH interfaces.

The 82P33731 accepts six differential reference inputs and six single ended reference inputs that can operate at common GNSS, Ethernet,

SONET/SDH and PDH frequencies that range from 1 Pulse Per Second (PPS) to 650 MHz. The device also provides two Alternate Mark Inversion

(AMI) inputs for Composite Clock (CC) signals bearing 64 kHz, 8 kHz and 0.4 kHz synchronization information. The references are continually monitored for loss of signal and for frequency offset per user programmed thresholds. All of the references are available to both Digital PLLs (DPLLs). The

active reference for each DPLL is determined by forced selection or by automatic selection based on user programmed priorities and locking allowances and based on the reference monitors and LOS inputs.

The 82P33731 can accept a clock reference and an associated phase locked sync signal as a pair. DPLL1 can lock to the clock reference and

align the frame sync and multi-frame sync outputs with the paired sync input. The device allows any of the differential or single ended reference inputs

to be configured as sync inputs that can be associated with any of the other differential or single ended reference inputs. The input sync signals can

have a frequency of 1 PPS, 2 kHz, 4 kHz or 8 kHz. This feature enables DPLL1 to phase align its frame sync and multi-frame sync outputs with a sync

input without the need use a low bandwidth setting to lock directly to the sync input.

The DPLLs support three primary operating modes: Free-Run, Locked and Holdover. In Free-Run mode the DPLLs synthesize clocks based on

the system clock alone. In Locked mode the DPLLs filter reference clock jitter with the selected bandwidth. In Locked mode, the long-term output frequency accuracy is the same as the long term frequency accuracy of the selected input reference. In Holdover mode, the DPLL uses frequency data

acquired while in Locked mode to generate accurate frequencies when input references are not available.

The 82P33731 requires a system clock for its reference monitors and other digital circuitry. The frequency accuracy of the system clock determines the frequency accuracy of the DPLLs in Free-Run mode. The frequency stability of the system clock determines the frequency stability of the

DPLLs in Free-Run mode and in Holdover mode; and it affects the wander generation of the DPLLs in Locked mode.

When used with a suitable system clock, DPLL1 meets the frequency accuracy, pull-in, hold-in, pullout, noise generation, noise tolerance, transient response, and holdover performance requirements of the following applications: ITU-T G.8262/G.813 EEC/SEC options 1 and 2, Telcordia GR1244 Stratum 3 (S3), Telcordia GR-253-CORE S3 and SONET Minimum Clock (SMC).

DPLL1 can be configured with a range of selectable filtering bandwidths from 0.09 mHz to 567 Hz. The 17 mHz bandwidth can be used to lock the

DPLL directly to a 1 PPS reference. The 92 mHz bandwidth can be used for G.8262/G.813 Option 2, or Telcordia GR-253-CORE S3, or SMC applications. The bandwidths in the range 1.1 Hz to 8.9 Hz can be used for G.8262/G.813 Option 1 applications. The bandwidth of 1.1 Hz or 2.2 Hz can be

used for Telcordia GR-1244-CORE S3 applications. Bandwidths above 10 Hz can be used in jitter attenuation and rate conversion applications.

DPLL2 is a wideband (BW > 25Hz) frequency translator that can be used, for example, to convert a recovered line clock to a 1.544 MHz or 2.048

MHz synchronization interface clock.

For SETS applications per ITU-T G.8264, DPLL1 is configured as an EEC/SEC to output clocks for the T0 reference point and DPLL2 is used to

output clocks for the T4 reference point.

Clocks generated by DPLL1 can be passed through APLL1 or APLL2 which are LC based jitter attenuating Analog PLLs (APLLs). The output

clocks generated by APLL1 and APLL2 are suitable for serial GbE and lower rate interfaces.

Clocks generated by DPLL1 can be passed through APLL3 which is a voltage controlled crystal oscillator (VCXO) based jitter attenuating APLL.

APLL3 can be provisioned with one or two selectable crystal resonators to support up to two base frequencies. The output clocks generated by

APLL3 are suitable for multi-lane 100GBASE-R, 40GBASE-R and lower rate interfaces.

The device provides an AMI output for a CC signal bearing 64 kHz, 8 kHz and 0.4 kHz synchronization information. The CC output can be connected to either DPLL1 or DPLL3.

All 82P33731 control and status registers are accessed through an I2C slave microprocessor interface. For configuring the DPLLs, APLL1 and

APLL2, the I2C master interface can automatically load a configuration from an external EEPROM after reset. APLL3 must be configured via the I2C

slave interface.

更新时间:2025-5-17 16:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Renesas
21+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
RENESAS
25+
20000
原装现货,可追溯原厂渠道
RENESAS(瑞萨)/IDT
2021+
CABGA-144
524
Renesas Electronics America In
25+
144-LBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
RENESAS(瑞萨)/IDT
2447
CABGA-144
315000
一级代理专营品牌!原装正品,优势现货,长期排单到货
RENESAS
22+
144-LBGA
15000
原装优质现货订货渠道商
RENESAS
22+
NA
9
原装正品支持实单
RENESAS
23+
NA
6000
全新、原装
RENESAS(瑞萨)/IDT
24+
VFQFPN72(10x10)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
RENESAS(瑞萨电子)
22+
NA
500000
万三科技,秉承原装,购芯无忧

RENESAS相关电路图

  • RESI
  • RESONAC
  • REYCONNS
  • RF
  • RFBEAM
  • RFE
  • RFHIC
  • rfm
  • RFMD
  • RFSOLUTIONS
  • RFX
  • RHOMBUS-IND

Renesas Technology Corp 瑞萨科技有限公司

中文资料: 113836条

瑞萨科技公司(Renesas Technology Corp.)是一家全球领先的半导体解决方案供应商,总部位于日本东京。公司成立于2002年,由原日立半导体和三菱电机半导体合并而成,专注于提供高性能和高效能的微控制器、模拟和混合信号IC、功率半导体以及系统集成解决方案,广泛应用于汽车、工业控制、信息通信、消费电子等多个领域。瑞萨科技的产品组合涵盖微控制器(MCUs)、模拟和混合信号IC、功率半导体以及汽车解决方案等。公司在汽车电子领域具有强大的技术实力,提供车载MCU、传感器和网络解决方案,支持智能汽车的发展。瑞萨在全球设有多个研发中心和分支机构,产品及解决方案销售至欧美、亚洲等地区,致力于为