位置:SSTV16857EV > SSTV16857EV详情

SSTV16857EV中文资料

厂家型号

SSTV16857EV

文件大小

110.03Kbytes

页面数量

12

功能描述

14-bit SSTL_2 registered driver with differential clock inputs

数据手册

原厂下载下载地址一下载地址二

生产厂商

PHI

SSTV16857EV数据手册规格书PDF详情

DESCRIPTION

The SSTV16857 is a 14-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. VDDQ must not exceed VCC. Inputs are SSTL_2 type with VREF normally at 0.5*VDDQ. The outputs support class I which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.

The SSTV16857 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM or SDRAM II Memory Modules.

Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz. The modules require between 23 and 27 registered control and address lines, so two 14-bit wide devices will be used on each module. The SSTV16857 is intended to be used for SSTL_2 input and output signals.

The device data inputs consist of differential receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.

The clock input is fully differential to be compatible with DRAM devices that are installed on the DIMM. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CLK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device must support an asynchronous input pin (reset), which when held to the LOW state will assume that all registers are reset to the LOW state and all outputs drive a LOW signal as well.

FEATURES

• Stub-series terminated logic for 2.5 V VDDQ (SSTL_2)

• Optimized for DDR (Double Data Rate) SDRAM applications

• Inputs compatible with JESD8–9 SSTL_2 specifications.

• Flow-through architecture optimizes PCB layout

• ESD classification testing is done to JEDEC Standard JESD22.

Protection exceeds 2000 V to HBM per method A114.

• Latch-up testing is done to JEDEC Standard JESD78, which

exceeds 100 mA.

• Same form, fit, and function as SSTL16877

• Full DDR 200/266 solution @ 2.5 V when used with PCKV857

• See SSTV16856 for driver/buffer version with mode select.

• Available in TSSOP-48, TVSOP-48 and 56 ball VFBGA packages

更新时间:2025-11-26 10:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
16+
NA
8800
诚信经营
恩XP
22+
56VFBGA
9000
原厂渠道,现货配单
恩XP
23+
56VFBGA
8000
只做原装现货
恩XP
24+
56-VFBGA(4.5x7)
56200
一级代理/放心采购
恩XP
25+
BGA-56
1001
就找我吧!--邀您体验愉快问购元件!
恩XP
25+
56-VFBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
恩XP
25+
电联咨询
7800
公司现货,提供拆样技术支持
FAIRCHILD
24+
TSSOP
10612
FAIRCHILD/仙童
21+
TSSOP
10000
原装现货假一罚十
FAIRCHILD/仙童
23+
TSSOP
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO