位置:SSTV16857 > SSTV16857详情

SSTV16857中文资料

厂家型号

SSTV16857

文件大小

110.03Kbytes

页面数量

12

功能描述

14-bit SSTL_2 registered driver with differential clock inputs

IC REGISTER DRVR 14BIT

数据手册

下载地址一下载地址二

生产厂商

PHI

SSTV16857数据手册规格书PDF详情

DESCRIPTION

The SSTV16857 is a 14-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. VDDQ must not exceed VCC. Inputs are SSTL_2 type with VREF normally at 0.5*VDDQ. The outputs support class I which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.

The SSTV16857 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM or SDRAM II Memory Modules.

Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz. The modules require between 23 and 27 registered control and address lines, so two 14-bit wide devices will be used on each module. The SSTV16857 is intended to be used for SSTL_2 input and output signals.

The device data inputs consist of differential receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.

The clock input is fully differential to be compatible with DRAM devices that are installed on the DIMM. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CLK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device must support an asynchronous input pin (reset), which when held to the LOW state will assume that all registers are reset to the LOW state and all outputs drive a LOW signal as well.

FEATURES

• Stub-series terminated logic for 2.5 V VDDQ (SSTL_2)

• Optimized for DDR (Double Data Rate) SDRAM applications

• Inputs compatible with JESD8–9 SSTL_2 specifications.

• Flow-through architecture optimizes PCB layout

• ESD classification testing is done to JEDEC Standard JESD22.

Protection exceeds 2000 V to HBM per method A114.

• Latch-up testing is done to JEDEC Standard JESD78, which

exceeds 100 mA.

• Same form, fit, and function as SSTL16877

• Full DDR 200/266 solution @ 2.5 V when used with PCKV857

• See SSTV16856 for driver/buffer version with mode select.

• Available in TSSOP-48, TVSOP-48 and 56 ball VFBGA packages

SSTV16857产品属性

  • 类型

    描述

  • 型号

    SSTV16857

  • 功能描述

    IC REGISTER DRVR 14BIT

  • RoHS

  • 类别

    集成电路(IC) >> 逻辑 - 专用逻辑

  • 系列

    74SSTV

  • 产品变化通告

    Product Discontinuation 25/Apr/2012

  • 标准包装

    1,500

  • 系列

    74SSTV

  • 逻辑类型

    DDR 的寄存缓冲器

  • 电源电压

    2.3 V ~ 2.7 V

  • 位数

    14

  • 工作温度

    0°C ~ 70°C

  • 安装类型

    表面贴装

  • 封装/外壳

    48-TFSOP(0.240,6.10mm 宽)

  • 供应商设备封装

    48-TSSOP

  • 包装

    带卷(TR)

更新时间:2025-11-26 16:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
24+
TSSOP48
600
现货供应
PHI
24+
TSSOP48
5000
只做原装公司现货
PHI
04+
TSSOP48
17
原装现货
PHI
23+
TSSOP48
8560
受权代理!全新原装现货特价热卖!
PHI
18+
TSSOP
85600
保证进口原装可开17%增值税发票
PHI
22+
BGA
3000
原装正品,支持实单
PHI
ROHS
13352
一级代理 原装正品假一罚十价格优势长期供货
PHI
2023+
TSOP
3000
进口原装现货
PHI
2023+
TSSOP48
8800
正品渠道现货 终端可提供BOM表配单。
PHI
24+
TSSOP48
5000
全新原装正品,现货销售