位置:SAA7216 > SAA7216详情

SAA7216中文资料

厂家型号

SAA7216

文件大小

101.26Kbytes

页面数量

28

功能描述

Integrated MPEG AVGD decoders

数据手册

下载地址一下载地址二

生产厂商

PHI

SAA7216数据手册规格书PDF详情

GENERAL DESCRIPTION

The SAA7215HS, SAA7216HS, SAA7221H is a MPEG-2 source decoder which combines audio decoding and video decoding. Additionally to these basic MPEG functions it also provides means for enhanced graphics, background display and/or on-screen display as well as encoding of output video. Due to an optimized architecture for audio and video decoding, maximum capacity in external memory and processing power from the external CPU is available for graphics support.

FEATURES

General features

? Integrated MPEG AVGD decoder: audio, video and graphics decoding and digital video encoding

? 5 planes display chain: background colour, background plane, MPEG display plane, graphics plane and cursor plane

? 16-Mbit or 32-Mbit external Synchronous DRAM (SDRAM) for MPEG audio and video decoding and graphics data storage

? Single or double external SDRAM organized as 1 M × 16 or 2 × 1 M × 16 (two independent 16-bit data bus) interfacing at 81 MHz. Due to efficient memory use in MPEG decoding, more than 1 Mbit is available for

graphics in the single SDRAM configuration where as 17 Mbits are available in the double SDRAM configuration.

? All basic operations of the AVGD decoder are possible in both 16- and 32-Mbit configuration; enhanced

performance is achieved by the use of 32-Mbit external SDRAM

? Targeted to BSkyB 3.0 and Canal+ basic box and web box specifications

? Fast 16-bit data + 22-bit address synchronous or asynchronous interface with external controller at up to

40.5 MHz

? Dedicated input for compressed audio and video in Packetized Elementary Stream (PES) or Elementary

Stream (ES) in byte wide or bit serial format. Accompanying strobe signals distinguish between audio

and video data. Transport stream error correction available.

? Audio and/or video can also be input via the CPU interface in PES or ES in 8 or 16-bit parallel format

? Single 27 or 40.5 MHz external clock for time base reference and internal processing. Internal system time

base at 90 kHz can be synchronized via CPU port. All required decoding and presentation clocks are generated internally.

? Flexible memory allocation under control of the external CPU enables optimized partitioning of memory for

different tasks

? Optimum compatibility with T-MIPS controller family (SAA7214, SAA7219 and successors)

? Boundary scan testing implemented

? External SDRAM self test

? Supply voltage: 3.3 V; package: SQFP208.

更新时间:2026-3-8 11:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
25+
QFP208
2841
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
PHI
24+
QFP208
8
原装现货假一罚十
PHI
24+
QFP-200
6232
公司原厂原装现货假一罚十!特价出售!强势库存!
PHI
25+
QFP208
2568
原装优势!绝对公司现货
PHI
25+23+
QFP200
49584
绝对原装正品现货,全新深圳原装进口现货
PHI
20+
QFP
500
样品可出,优势库存欢迎实单
PHI
NA
8560
一级代理 原装正品假一罚十价格优势长期供货
PHI
23+
NA
20000
全新原装假一赔十
PHI
00/01+
QFP208
87
全新原装100真实现货供应
PHI
2402+
QFP208
8324
原装正品!实单价优!