位置:74HC193PW > 74HC193PW详情

74HC193PW中文资料

厂家型号

74HC193PW

文件大小

330.79Kbytes

页面数量

24

功能描述

Presettable synchronous 4-bit binary up/down counter

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

NEXPERIA安世

生产厂商

Nexperia B.V. All rights reserved

中文名称

安世半导体(中国)有限公司官网

74HC193PW数据手册规格书PDF详情

1. General description

The 74HC193; 74HCT193 is a 4-bit synchronous binary up/down counter. Separate up/down

clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously

with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held

HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will

count down. Only one clock input can be held HIGH at any time to guarantee predictable behavior.

The device can be cleared at any time by the asynchronous master reset input (MR); it may also

be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up

(TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached

the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go

LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise,

the TCD output will go LOW when the circuit is in the zero state and the CPD goes LOW. The

terminal count outputs can be used as the clock input signals to the next higher order circuit in

a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be

fully synchronous, since there is a slight delay time difference added for each stage that is added.

The counter may be preset by the asynchronous parallel load capability of the circuit. Information

present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs

(Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW.

A HIGH level on the master reset (MR) input will disable the parallel load gates, override both

clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after

a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a

legitimate signal and will be counted. Inputs include clamp diodes. This enables the use of current

limiting resistors to interface inputs to voltages in excess of VCC.

2. Features and benefits

• Wide supply voltage range from 2.0 to 6.0 V

• CMOS low power dissipation

• High noise immunity

• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

• Input levels:

• For 74HC193: CMOS level

• For 74HCT193: TTL level

• Synchronous reversible 4-bit binary counting

• Asynchronous parallel load

• Asynchronous reset

• Expandable without external logic

• Complies with JEDEC standards:

• JESD8C (2.7 V to 3.6 V)

• JESD7A (2.0 V to 6.0 V)

• ESD protection:

• HBM JESD22-A114F exceeds 2000 V

• MM JESD22-A115-A exceeds 200 V.

• Specified from -40 °C to +85 °C and -40 °C to +125 °C.

更新时间:2025-10-9 18:51:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NEXPERIA/安世
25+
SOT403-1
600000
NEXPERIA/安世全新特价74HC193PW-Q100J即刻询购立享优惠#长期有排单订
Nexperia(安世)
24+
TSSOP16
2599
只做原装,提供一站式配单服务,代工代料。BOM配单
NEXPERIA/安世
1748+
NA
2500
NEXPERIA
23+
NA
6722
全新原装正品现货,支持订货
NEXPERIA/安世
2447
SOT403
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
NEXPERIA/安世
21+22+
SOT403-1
48000
原装现货 价格优势
NEXPERIA/安世
24+
原厂原封可拆样
65258
百分百原装现货,实单必成
NEXPERIA/安世
25+
SOT403-1
48000
全新原装现货库存
NEXPERIA
24+
con
35960
查现货到京北通宇商城
Nexperia
25+
电联咨询
7800
公司现货,提供拆样技术支持