位置:74HC193PW-Q100 > 74HC193PW-Q100详情

74HC193PW-Q100中文资料

厂家型号

74HC193PW-Q100

文件大小

330.24Kbytes

页面数量

24

功能描述

Presettable synchronous 4-bit binary up/down counter

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

NEXPERIA安世

生产厂商

Nexperia B.V. All rights reserved

中文名称

安世半导体(中国)有限公司官网

74HC193PW-Q100数据手册规格书PDF详情

1. General description

The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter. Separate

up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state

synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed

while CPD is held HIGH, the device counts up. If the CPD clock is pulsed while CPU is held

HIGH, the device counts down. Only one clock input can be held HIGH at any time to guarantee

predictable behavior. The device can be cleared at any time by the asynchronous master reset

input (MR). It may also be loaded in parallel by activating the asynchronous parallel load input (PL).

The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When

the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU

causes TCU to go LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up

clock. Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD goes

LOW. The terminal count outputs duplicate the clock waveforms and can be used as the clock input

signals to the next higher-order circuit in a multistage counter. Multistage counters are not fully

synchronous, since there is a slight delay time difference added for each stage that is added. The

counter may be preset by the asynchronous parallel load capability of the circuit. Information on the

parallel data inputs (D0 to D3), is loaded into the counter. This information appears on the outputs

(Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW.

A HIGH level on the master reset (MR) input disables the parallel load gates. It overrides both clock

inputs and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a

reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a legitimate

signal and it is counted. Inputs include clamp diodes that enable the use of current limiting resistors

to interface inputs to voltages in excess of VCC.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100

(Grade 1) and is suitable for use in automotive applications.

2. Features and benefits

• Automotive product qualification in accordance with AEC-Q100 (Grade 1)

• Specified from -40 °C to +85 °C and from -40 °C to +125 °C

• Wide supply voltage range from 2.0 to 6.0 V

• CMOS low power dissipation

• High noise immunity

• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

• Input levels:

• For 74HC193-Q100: CMOS level

• For 74HCT193-Q100: TTL level

• Synchronous reversible 4-bit binary counting

• Asynchronous parallel load

• Asynchronous reset

• Expandable without external logic

• Complies with JEDEC standards:

• JESD8C (2.7 V to 3.6 V)

• JESD7A (2.0 V to 6.0 V)

更新时间:2025-10-9 18:51:00
供应商 型号 品牌 批号 封装 库存 备注 价格
NEXPERIA/安世
25+
SOT403-1
600000
NEXPERIA/安世全新特价74HC193PW-Q100J即刻询购立享优惠#长期有排单订
Nexperia(安世)
24+
TSSOP16
2669
只做原装,提供一站式配单服务,代工代料。BOM配单
NEXPERIA
25+
SSOP-16
2500
就找我吧!--邀您体验愉快问购元件!
Nexperia
25+
电联咨询
7800
公司现货,提供拆样技术支持
NEXPERIA
24+
con
35960
查现货到京北通宇商城
NEXPERIA/安世
24+
原厂原封可拆样
65258
百分百原装现货,实单必成
NEXPERIA/安世
21+22+
SOT403-1
50000
原装现货 价格优势
Nexperia USA Inc.
25+
16-TSSOP(0.173 4.40mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
NEXPERIA/安世
25+
SOT403-1
50000
全新原装现货库存
Nexperia(安世)
2021+
TSSOP-16
499