位置:74HC193PW-Q100 > 74HC193PW-Q100详情
74HC193PW-Q100中文资料
74HC193PW-Q100数据手册规格书PDF详情
1. General description
The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter. Separate
up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state
synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed
while CPD is held HIGH, the device counts up. If the CPD clock is pulsed while CPU is held
HIGH, the device counts down. Only one clock input can be held HIGH at any time to guarantee
predictable behavior. The device can be cleared at any time by the asynchronous master reset
input (MR). It may also be loaded in parallel by activating the asynchronous parallel load input (PL).
The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When
the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU
causes TCU to go LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up
clock. Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD goes
LOW. The terminal count outputs duplicate the clock waveforms and can be used as the clock input
signals to the next higher-order circuit in a multistage counter. Multistage counters are not fully
synchronous, since there is a slight delay time difference added for each stage that is added. The
counter may be preset by the asynchronous parallel load capability of the circuit. Information on the
parallel data inputs (D0 to D3), is loaded into the counter. This information appears on the outputs
(Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW.
A HIGH level on the master reset (MR) input disables the parallel load gates. It overrides both clock
inputs and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a
reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a legitimate
signal and it is counted. Inputs include clamp diodes that enable the use of current limiting resistors
to interface inputs to voltages in excess of VCC.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100
(Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
• Automotive product qualification in accordance with AEC-Q100 (Grade 1)
• Specified from -40 °C to +85 °C and from -40 °C to +125 °C
• Wide supply voltage range from 2.0 to 6.0 V
• CMOS low power dissipation
• High noise immunity
• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
• Input levels:
• For 74HC193-Q100: CMOS level
• For 74HCT193-Q100: TTL level
• Synchronous reversible 4-bit binary counting
• Asynchronous parallel load
• Asynchronous reset
• Expandable without external logic
• Complies with JEDEC standards:
• JESD8C (2.7 V to 3.6 V)
• JESD7A (2.0 V to 6.0 V)
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEXPERIA/安世 |
25+ |
SOT403-1 |
600000 |
NEXPERIA/安世全新特价74HC193PW-Q100J即刻询购立享优惠#长期有排单订 |
|||
Nexperia(安世) |
24+ |
TSSOP16 |
2669 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
NEXPERIA |
25+ |
SSOP-16 |
2500 |
就找我吧!--邀您体验愉快问购元件! |
|||
Nexperia |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
NEXPERIA |
24+ |
con |
35960 |
查现货到京北通宇商城 |
|||
NEXPERIA/安世 |
24+ |
原厂原封可拆样 |
65258 |
百分百原装现货,实单必成 |
|||
NEXPERIA/安世 |
21+22+ |
SOT403-1 |
50000 |
原装现货 价格优势 |
|||
Nexperia USA Inc. |
25+ |
16-TSSOP(0.173 4.40mm 宽) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
NEXPERIA/安世 |
25+ |
SOT403-1 |
50000 |
全新原装现货库存 |
|||
Nexperia(安世) |
2021+ |
TSSOP-16 |
499 |
74HC193PW-Q100 资料下载更多...
74HC193PW-Q100 芯片相关型号
- 01140.9-00
- 01141.0-00
- 01141.9-00
- 01142.0-00
- 01142.9-00
- 01143.0-00
- 01143.9-00
- 01146.9-00
- 01147.9-00
- 74HC193D-Q100
- 74HC193PW
- 74HC193-Q100
- 74HC4020
- 8619-060100
- STM32L162QC
- STM32L162QCH6
- STM32L162RC
- STM32L162RC-A
- STM32L162RCT6
- STM32L162RE
- STM32L162VCT6A
- STM32L162VD
- STM32L162VE
- STM32L162XE
- STM32L162ZC
- STM32L162ZCT6
- STM32L162ZE
- USB3FTVKEY6A256N
- USB3FTVKEY6A256NCAP
- USB3FTVKEY6A32G
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105