位置:ISPLSI2064VE-200LT100 > ISPLSI2064VE-200LT100详情

ISPLSI2064VE-200LT100中文资料

厂家型号

ISPLSI2064VE-200LT100

文件大小

200.22Kbytes

页面数量

15

功能描述

3.3V In-System Programmable High Density SuperFAST??PLD

CPLD - 复杂可编程逻辑器件

数据手册

下载地址一下载地址二到原厂下载

生产厂商

Lattice Semiconductor

简称

Lattice莱迪思

中文名称

莱迪思半导体公司官网

LOGO

ISPLSI2064VE-200LT100数据手册规格书PDF详情

Description

The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 280MHz* Maximum Operating Frequency

— tpd = 3.5ns* Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

ISPLSI2064VE-200LT100产品属性

  • 类型

    描述

  • 型号

    ISPLSI2064VE-200LT100

  • 功能描述

    CPLD - 复杂可编程逻辑器件

  • RoHS

  • 制造商

    Lattice

  • 存储类型

    EEPROM

  • 大电池数量

    128

  • 最大工作频率

    333 MHz

  • 延迟时间

    2.7 ns

  • 可编程输入/输出端数量

    64

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 90 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TQFP-100

更新时间:2025-5-14 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Lattice(莱迪斯)
24+
标准封装
9548
原厂渠道供应,大量现货,原型号开票。
Lattice(莱迪斯)
23+
特价
6000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
LATTICE
2015+
TQFP
19889
一级代理原装现货,特价热卖!
LATTICE
2016+
TQFP100
6000
公司只做原装,假一罚十,可开17%增值税发票!
LATTICE
24+
QFP100
2250
100%全新原装公司现货供应!随时可发货
LATTICE
23+
QFP
5000
原装正品,假一罚十
LATTICE
23+
NA
25060
只做进口原装,终端工厂免费送样
LATTICE
23+
TQFP100
8650
受权代理!全新原装现货特价热卖!
LATTICE
20+
TQFP100
500
样品可出,优势库存欢迎实单
LATTICE
24+
TQFP100
65200
一级代理/放心采购

Lattice相关电路图

  • L-COM
  • LDT
  • LEACH
  • LEADSHINE
  • LEADSUN
  • LEADTREND
  • LEDDARTECH
  • LEDIL
  • LEDTRONICS
  • LEIDITECH
  • LEM
  • LEMO

Lattice Semiconductor 莱迪思半导体公司

中文资料: 23795条

莱迪思半导体(NASDAQ:LSCC)是低功耗可编程器件的领导者。我们在不断增长的通信、计算、工业、汽车和消费市场中解决从边缘到云的整个网络中的客户问题。我们的技术、长期合作关系以及对世界一流支持的承诺,使我们的客户能够快速轻松地释放他们的创新,创造一个智能、安全和互联的世界。