位置:ISPLSI2064VE-135LT100 > ISPLSI2064VE-135LT100详情

ISPLSI2064VE-135LT100中文资料

厂家型号

ISPLSI2064VE-135LT100

文件大小

200.22Kbytes

页面数量

15

功能描述

3.3V In-System Programmable High Density SuperFAST??PLD

CPLD - 复杂可编程逻辑器件

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

ISPLSI2064VE-135LT100数据手册规格书PDF详情

Description

The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 280MHz* Maximum Operating Frequency

— tpd = 3.5ns* Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

ISPLSI2064VE-135LT100产品属性

  • 类型

    描述

  • 型号

    ISPLSI2064VE-135LT100

  • 功能描述

    CPLD - 复杂可编程逻辑器件

  • RoHS

  • 制造商

    Lattice

  • 存储类型

    EEPROM

  • 大电池数量

    128

  • 最大工作频率

    333 MHz

  • 延迟时间

    2.7 ns

  • 可编程输入/输出端数量

    64

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 90 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TQFP-100

更新时间:2025-10-8 9:10:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
2025+
QFP
4119
全新原装、公司现货热卖
LATTICE
21+
TQFP100
10000
原装现货假一罚十
LATTICE
25+
QFP-100
1001
就找我吧!--邀您体验愉快问购元件!
LATTICE
BGAQFP
488
原盒原包装只有原装假一罚十价优!
LATTICE
2138+
QFP
8960
专营BGA,QFP原装现货,假一赔十
LATTICE
00+
QFP
232
全新原装进口自己库存优势
Lattice
23+
TQFP-100
7000
绝对全新原装!100%保质量特价!请放心订购!
LATTICE
25+
QFP
2300
绝对原装自家现货!真实库存!欢迎来电!
LATTICE
17+
QFP
9988
只做原装进口,自己库存
LATTICE
01+
TQFP
82
原装现货海量库存欢迎咨询