位置:ISPLSI2064V-80LJ84 > ISPLSI2064V-80LJ84详情

ISPLSI2064V-80LJ84中文资料

厂家型号

ISPLSI2064V-80LJ84

文件大小

179.68Kbytes

页面数量

14

功能描述

3.3V High Density Programmable Logic

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

ISPLSI2064V-80LJ84数据手册规格书PDF详情

Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

• HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

ISPLSI2064V-80LJ84产品属性

  • 类型

    描述

  • 型号

    ISPLSI2064V-80LJ84

  • 制造商

    LATTICE

  • 制造商全称

    Lattice Semiconductor

  • 功能描述

    3.3V High Density Programmable Logic

更新时间:2025-9-26 16:25:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
25+
PLCC-84
4650
LATTICE
24+
NA
2000
只做原装正品现货 欢迎来电查询15919825718
LATTICE
25+
QFP
150
百分百原装正品 真实公司现货库存 本公司只做原装 可
LATTICE
05+
原厂原装
20641
只做全新原装真实现货供应
Lattice
2138+
TQFP
8960
专营BGA,QFP原装现货,假一赔十
Lattice
0913-
39
公司优势库存 热卖中!
LATTICE
23+
QFP
50000
全新原装正品现货,支持订货
LATTICE
21+
QFP
10000
原装现货假一罚十
LATTICE
00+
QFP
2265
一级代理,专注军工、汽车、医疗、工业、新能源、电力
LATTICE
NA
5650
一级代理 原装正品假一罚十价格优势长期供货