位置:ISPLSI2064V-60LT44 > ISPLSI2064V-60LT44详情

ISPLSI2064V-60LT44中文资料

厂家型号

ISPLSI2064V-60LT44

文件大小

179.68Kbytes

页面数量

14

功能描述

3.3V High Density Programmable Logic

COMPLEX-EEPLD, 64-CELL, 20NS PROP DELAY, 44 Pin, Plastic, QFP

数据手册

下载地址一下载地址二到原厂下载

生产厂商

LATTICE

ISPLSI2064V-60LT44数据手册规格书PDF详情

Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

• HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

ISPLSI2064V-60LT44产品属性

  • 类型

    描述

  • 型号

    ISPLSI2064V-60LT44

  • 制造商

    Lattice Semiconductor Corporation

  • 功能描述

    COMPLEX-EEPLD, 64-CELL, 20NS PROP DELAY, 44 Pin, Plastic, QFP

更新时间:2025-10-7 9:05:00
供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE/莱迪斯
25+
TQFP44
32360
LATTICE/莱迪斯全新特价ISPLSI2064V-60LT44即刻询购立享优惠#长期有货
LATTICE
24+
TQFP44
5000
原厂授权代理 价格绝对优势
LATTICE
21+
TQFP44
1042
只做原装正品,不止网上数量,欢迎电话微信查询!
LATTICE
99+
QFP
593
一级代理,专注军工、汽车、医疗、工业、新能源、电力
LATTICE
23+
QFP
1635
全新原装正品现货,支持订货
LATTICE
24+
NA
2000
只做原装正品现货 欢迎来电查询15919825718
LATTICE
24+
TQFP44
21580
原装现货
LATTICE
原厂封装
9800
原装进口公司现货假一赔百
LATTICE
23+
TQFP44
7000
LATTICE/莱迪斯
23+
TQFP-44
89630
当天发货全新原装现货