位置:MK2049-34SI > MK2049-34SI详情

MK2049-34SI中文资料

厂家型号

MK2049-34SI

文件大小

135.66Kbytes

页面数量

11

功能描述

3.3 V Communications Clock PLL

数据手册

下载地址一下载地址二

生产厂商

ICST

MK2049-34SI数据手册规格书PDF详情

Description

The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks frequency-locked and phase-locked to an 8 kHz backplane clock, simplifying clock synchronization in communications systems. The MK2049-34 can also accept a T1 or E1 input clock and provide the same output for loop timing. All outputs are frequency locked together and to the input.

Features

• Packaged in 20 pin SOIC

• 3.3 V ±5 operation

• Fixed I/O phase relationship on all selections

• Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E

• Accepts multiple inputs: 8 kHz backplane clock, Loop Timing frequencies, or 10-36 MHz

• Locks to 8 kHz ±100 ppm (External mode)

• Buffer Mode allows jitter attenuation of 10–36 MHz input and x1/x0.5 or x2/x4 outputs

• Exact internal ratios enable zero ppm error

• Output clock rates include T1, E1, T3, E3, ISDN, xDSL, and OC3 submultiples

• See the MK2049-01, -02, and -03 for more selections at VDD = 5 V

MK2049-34SI产品属性

  • 类型

    描述

  • 型号

    MK2049-34SI

  • 制造商

    ICS

  • 制造商全称

    ICS

  • 功能描述

    3.3 V Communications Clock PLL

更新时间:2025-11-27 14:24:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MICROCLO
20+
SOP
2860
原厂原装正品价格优惠公司现货欢迎查询
24+
5000
公司存货
INTEGRATEDC
24+
2500
原装现货假一罚十
UCLOCK
00+
SOP20
2255
全新原装进口自己库存优势
MICROCHIP
00+
SOP/20
108
原装现货海量库存欢迎咨询
ICS
25+23+
SOP-20
35357
绝对原装正品全新进口深圳现货
MICRE
18+
SOP-20
7169
全新原装现货,可出样品,可开增值税发票
MICROCLOCK
2022+
25
全新原装 货期两周
UCLOCK
2447
SOP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
MICRE
24+
SOP-20
9600
原装现货,优势供应,支持实单!