型号 功能描述 生产厂家 企业 LOGO 操作
IDT74FCT88915TT100

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

DESCRIPTION: The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting

IDT

IDT74FCT88915TT100产品属性

  • 类型

    描述

  • 型号

    IDT74FCT88915TT100

  • 制造商

    Integrated Device Technology Inc

更新时间:2026-2-2 20:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
IDT
2026+
NA
65248
百分百原装现货 实单必成
23+
原厂封装
9888
专做原装正品,假一罚百!
IDT
2016+
PLCC28
8880
只做原装,假一罚十,公司可开17%增值税发票!
IDT
24+
原装
6980
原装现货,可开13%税票
IDT
22+
PLCC
20000
公司只做原装 品质保障
IDT
25+
PLCC
2987
绝对全新原装现货供应!
IDT
22+
SSOP-28
5000
只做原装鄙视假货15118075546
IDT
9916+
SSOP28
12
IDT
PLCC28
68500
一级代理 原装正品假一罚十价格优势长期供货
IDT
25+
16
全新原装!优势库存热卖中!

IDT74FCT88915TT100芯片相关品牌

IDT74FCT88915TT100数据表相关新闻