位置:H5AN8G6NCJR-VKC > H5AN8G6NCJR-VKC详情
H5AN8G6NCJR-VKC中文资料
H5AN8G6NCJR-VKC数据手册规格书PDF详情
FEATURES
• VDD=VDDQ=1.2V +/- 0.06V
• Fully differential clock inputs (CK, CK) operation
• Differential Data Strobe (DQS, DQS)
• On chip DLL align DQ, DQS and DQS transition with CK
transition
• DM masks write data-in at the both rising and falling
edges of the data strobe
• All addresses and control inputs except data, data
strobes and data masks latched on the rising edges of
the clock
• Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,
16, 17, 18, 19 and 20 supported
• Programmable additive latency 0, CL-1, and CL-2
supported (x4/x8 only)
• Programmable CAS Write latency (CWL) = 9, 10, 11,
12, 14, 16, 18
• Programmable burst length 4/8 with both nibble
sequential and interleave mode
• BL switch on the fly
• 16banks
• Average Refresh Cycle (Tcase of 0 oC~ 95 oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
• JEDEC standard 78ball FBGA(x4/x8), 78ball FBGA(x16)
• Driver strength selected by MRS
• Dynamic On Die Termination supported
• Two Termination States such as RTT_PARK and
RTT_NOM switchable by ODT pin
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• 8 bit pre-fetch
• This product in compliance with the RoHS directive.
• Internal Vref DQ level generation is available
• Write CRC is supported at all speed grades
• Maximum Power Saving Mode is supported
• TCAR(Temperature Controlled Auto Refresh) mode is
supported
• LP ASR(Low Power Auto Self Refresh) mode is supported
• Fine Granularity Refresh is supported
• Per DRAM Addressability is supported
• Geardown Mode(1/2 rate, 1/4 rate) is supported
• Programable Preamble for read and write is supported
• Self Refresh Abort is supported
• CA parity (Command/Address Parity) mode is supported
• Bank Grouping is applied, and CAS to CAS latency
(tCCD_L, tCCD_S) for the banks in the same or different
bank group accesses are available
• DBI(Data Bus Inversion) is supported(x8)
• This product consist of a half chip of 8Gb die
• A15 address pin is fixed as Low or High
• Support X8 mode only
• tRFC2min and tRFC4min have longer spec value than
normal 4Gb die (Table12)
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HYNIX |
24+ |
FBGA |
25480 |
专营南亚DDR内存闪存原厂直销原装进口现货 |
|||
SKHYNIX/海力士 |
23+ |
FBGA |
12500 |
全新原装现货,假一赔十 |
|||
SKHYNIX |
2022+ |
BGA |
13200 |
原厂原盒 原标现货 诚心经营 终身质保 |
|||
SKHYNIX |
21+ |
BGA |
10000 |
全新原装 公司现货 价优 |
|||
SKHYNIX |
24+ |
BGA |
48 |
只做原厂渠道 可追溯货源 |
|||
SKHYNIX |
21+ |
BGA |
9800 |
只做原装正品假一赔十!正规渠道订货! |
|||
SK HYNIX |
23+ |
BGA |
6000 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
SAMSUNG |
22+ |
FBGA-96 |
2300 |
原装现货 |
|||
SKHYNIX/海力士 |
3600 |
||||||
SKHYNIX/海力士 |
24+ |
BGA |
11048 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
H5AN8G6NCJR-VKC 资料下载更多...
H5AN8G6NCJR-VKC 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98