位置:H5AN4G6NAFR-XXC > H5AN4G6NAFR-XXC详情

H5AN4G6NAFR-XXC中文资料

厂家型号

H5AN4G6NAFR-XXC

文件大小

725.21Kbytes

页面数量

45

功能描述

4Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

数据手册

下载地址一下载地址二到原厂下载

生产厂商

HYNIX

H5AN4G6NAFR-XXC数据手册规格书PDF详情

Description

The H5AN4G4NAFR-xxC, H5AN4G8NAFR-xxC and H5AN4G6NAFR-xxC are a 4Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 4Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

FEATURES

• VDD=VDDQ=1.2V +/- 0.06V

• Fully differential clock inputs (CK, CK) operation

• Differential Data Strobe (DQS, DQS) • On chip DLL align DQ, DQS and DQS transition with CK  transition

• DM masks write data-in at the both rising and falling  edges of the data strobe

• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

• Programmable CAS latency 9, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20

• Programmable additive latency 0, CL-1, and CL-2  supported (x4/x8 only)

• Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18

• Programmable burst length 4/8 with both nibble  sequential and interleave mode

• BL switch on the fly

• 16banks

• Average Refresh Cycle (Tcase of 0 oC~ 95 oC) - 7.8 μs at 0oC ~ 85 oC - 3.9 μs at 85oC ~ 95 oC

• JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

• Driver strength selected by MRS

• Dynamic On Die Termination supported

• Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin

• Asynchronous RESET pin supported

• ZQ calibration supported

• TDQS (Termination Data Strobe) supported (x8 only)

• Write Levelization supported

• 8 bit pre-fetch

• This product in compliance with the RoHS directive.

• Internal Vref DQ level generation is available

• Write CRC is supported at all speed grades

• Maximum Power Saving Mode is supported

• TCAR(Temperature Controlled Auto Refresh) mode is supported

• LP ASR(Low Power Auto Self Refresh) mode is sup-ported

• Fine Granularity Refresh is supported

• Per DRAM Addressability is supported

• Geardown Mode(1/2 rate, 1/4 rate) is supported

• Programable Preamble for read and write is supported

• Self Refresh Abort is supported

• CA parity (Command/Address Parity) mode is sup-ported

• Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or differentbank group accesses are available

• DBI(Data Bus Inversion) is supported(x8)

更新时间:2025-5-28 14:19:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HYNIX
20+
BGA
4500
原装正品绝对优势
HYNIX(海力士)
24+
FBGA96
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
SK(海力士)
2526+
Original
50000
只做原装优势现货库存,渠道可追溯
SK hynix/海力士
24+
BGA96
39500
进口原装现货 支持实单价优
23+
TSSOP
7300
专注配单,只做原装进口现货
7023
原装现货
SKHYNIX
1812+
FBGA
3
SKHYNIX
23+
FBGA
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
SKHYNIX
2447
FBGA
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
SKHYNIX
23+
BGA
50000
全新原装正品现货,支持订货

HYNIX相关芯片制造商