位置:H5AN4G6NAFR-UHC > H5AN4G6NAFR-UHC详情

H5AN4G6NAFR-UHC中文资料

厂家型号

H5AN4G6NAFR-UHC

文件大小

725.21Kbytes

页面数量

45

功能描述

4Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

数据手册

下载地址一下载地址二到原厂下载

生产厂商

HYNIX

H5AN4G6NAFR-UHC数据手册规格书PDF详情

Description

The H5AN4G4NAFR-xxC, H5AN4G8NAFR-xxC and H5AN4G6NAFR-xxC are a 4Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 4Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

FEATURES

• VDD=VDDQ=1.2V +/- 0.06V

• Fully differential clock inputs (CK, CK) operation

• Differential Data Strobe (DQS, DQS) • On chip DLL align DQ, DQS and DQS transition with CK  transition

• DM masks write data-in at the both rising and falling  edges of the data strobe

• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

• Programmable CAS latency 9, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20

• Programmable additive latency 0, CL-1, and CL-2  supported (x4/x8 only)

• Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18

• Programmable burst length 4/8 with both nibble  sequential and interleave mode

• BL switch on the fly

• 16banks

• Average Refresh Cycle (Tcase of 0 oC~ 95 oC) - 7.8 μs at 0oC ~ 85 oC - 3.9 μs at 85oC ~ 95 oC

• JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

• Driver strength selected by MRS

• Dynamic On Die Termination supported

• Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin

• Asynchronous RESET pin supported

• ZQ calibration supported

• TDQS (Termination Data Strobe) supported (x8 only)

• Write Levelization supported

• 8 bit pre-fetch

• This product in compliance with the RoHS directive.

• Internal Vref DQ level generation is available

• Write CRC is supported at all speed grades

• Maximum Power Saving Mode is supported

• TCAR(Temperature Controlled Auto Refresh) mode is supported

• LP ASR(Low Power Auto Self Refresh) mode is sup-ported

• Fine Granularity Refresh is supported

• Per DRAM Addressability is supported

• Geardown Mode(1/2 rate, 1/4 rate) is supported

• Programable Preamble for read and write is supported

• Self Refresh Abort is supported

• CA parity (Command/Address Parity) mode is sup-ported

• Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or differentbank group accesses are available

• DBI(Data Bus Inversion) is supported(x8)

更新时间:2025-10-26 14:26:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HYNIX
24+
FBGA
25480
专营南亚DDR内存闪存原厂直销原装进口现货
HYNIX
2023+
sop
15000
AI智能識别、工業、汽車、醫療方案LPC批量及配套一站
HYNIX(海力士)
25+
FBGA
9500
百分百原装正品 真实公司现货库存 本公司只做原装 可
HYNIX
25+23+
BGA
10794
绝对原装正品全新进口深圳现货
HYNIX
24+
BGA
9600
原装现货,优势供应,支持实单!
HYNIX
21+
BGA
1709
HYNIX
BGA
9850
一级代理 原装正品假一罚十价格优势长期供货
HYNIX
22+
BGA
30000
十七年VIP会员,诚信经营,一手货源,原装正品可零售!
HYNIX
BGA
23+
6000
原装现货有上库存就有货全网最低假一赔万
HYNIX
2526+
原厂封装
12500
15年芯片行业经验/只供原装正品:0755-83267371邹小姐

H5AN4G6NAFR-UHC相关电子新闻

HYNIX相关芯片制造商