位置:CY7C25652KV18-500BZC > CY7C25652KV18-500BZC详情

CY7C25652KV18-500BZC中文资料

厂家型号

CY7C25652KV18-500BZC

文件大小

496.32Kbytes

页面数量

31

功能描述

72-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

静态随机存取存储器 72MB(2Mx36) 1.8v 500MHz QDR II 静态随机存取存储器

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C25652KV18-500BZC数据手册规格书PDF详情

Functional Description

The CY7C25632KV18 and CY7C25652KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock.

Features

■ Separate independent read and write data ports

❐ Supports concurrent transactions

■ 550 MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-die termination (ODT) feature

❐ Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR® II+ operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]

❐ Supports both 1.5 V and 1.8 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

CY7C25652KV18-500BZC产品属性

  • 类型

    描述

  • 型号

    CY7C25652KV18-500BZC

  • 功能描述

    静态随机存取存储器 72MB(2Mx36) 1.8v 500MHz QDR II 静态随机存取存储器

  • RoHS

  • 制造商

    Cypress Semiconductor

  • 存储容量

    16 Mbit

  • 组织

    1 M x 16

  • 访问时间

    55 ns

  • 电源电压-最大

    3.6 V

  • 电源电压-最小

    2.2 V

  • 最大工作电流

    22 uA

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    TSOP-48

  • 封装

    Tray

更新时间:2025-10-5 16:39:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
24+
FBGA153
23000
免费送样原盒原包现货一手渠道联系
CYPRESS
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
Cypress
23+
165-FBGA(13x15)
71890
专业分销产品!原装正品!价格优势!
CYPRESS
25+
BGA-165
36
就找我吧!--邀您体验愉快问购元件!
CYPRESS
23+
FBGA165
390
全新原装正品现货,支持订货
Cypress
25+
电联咨询
7800
公司现货,提供拆样技术支持
Cypress(赛普拉斯)
25+
165-LBGA
500000
源自原厂成本,高价回收工厂呆滞
Cypress Semiconductor Corp
25+
165-LBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Cypress(赛普拉斯)
2021/2022+
N/A
6000
原厂原装现货订货价格优势终端BOM表可配单提供样品
Cypress Semiconductor Corp
2025+
165-FBGA(13x15)
13566

CY7C25652KV18-500BZC 价格

参考价格:¥1779.1695

型号:CY7C25652KV18-500BZC 品牌:Cynergy 3 备注:这里有CY7C25652KV18-500BZC多少钱,2025年最近7天走势,今日出价,今日竞价,CY7C25652KV18-500BZC批发/采购报价,CY7C25652KV18-500BZC行情走势销售排排榜,CY7C25652KV18-500BZC报价。