位置:CY7C25652KV18-400BZXC > CY7C25652KV18-400BZXC详情

CY7C25652KV18-400BZXC中文资料

厂家型号

CY7C25652KV18-400BZXC

文件大小

496.32Kbytes

页面数量

31

功能描述

72-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

CypressSemiconductor

简称

Cypress赛普拉斯

中文名称

赛普拉斯半导体公司官网

LOGO

CY7C25652KV18-400BZXC数据手册规格书PDF详情

Functional Description

The CY7C25632KV18 and CY7C25652KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock.

Features

■ Separate independent read and write data ports

❐ Supports concurrent transactions

■ 550 MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-die termination (ODT) feature

❐ Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR® II+ operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]

❐ Supports both 1.5 V and 1.8 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

更新时间:2025-5-11 17:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
24+
BGA
23000
免费送样原盒原包现货一手渠道联系
CYPRESS
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
Cypress
165-FBGA
7510
Cypress一级分销,原装原盒原包装!
CYPRESS
24+
BGA
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
CYPRESS
20+
BGA-165
36
就找我吧!--邀您体验愉快问购元件!
CYPRESS
24+
N/A
8000
全新原装正品,现货销售
CYPRESS
21+
BGA
46
原装现货假一赔十
CYPRESS
20+
BGA
40
进口原装现货,假一赔十
CYPRESS/赛普拉斯
24+
FBGA-165
39900
只做原装进口现货
CYPRESS/赛普拉斯
24+
BGA
12000
原装

CY7C25652KV18-400BZXC 价格

参考价格:¥1295.7711

型号:CY7C25652KV18-400BZXC 品牌:Cynergy 3 备注:这里有CY7C25652KV18-400BZXC多少钱,2025年最近7天走势,今日出价,今日竞价,CY7C25652KV18-400BZXC批发/采购报价,CY7C25652KV18-400BZXC行情走势销售排排榜,CY7C25652KV18-400BZXC报价。

Cypress相关电路图

  • CYRUSTEK
  • CYSTEKEC
  • CYT
  • DACHANG
  • DACO
  • DAESAN
  • DAEWOO
  • DAHUA
  • DAICO
  • Dallas
  • DANFOSS
  • DANISENSE

CypressSemiconductor 赛普拉斯半导体公司

中文资料: 40814条

Cypress Semiconductor是一家总部位于美国加州圣克拉拉的半导体公司,现为Infineon Technologies旗下一部分。该公司成立于1982年,是一家专业从事半导体解决方案开发的公司。 Cypress Semiconductor主要致力于提供广泛的半导体产品,包括微控制器、存储器、时钟和数据传输产品、接口解决方案、模拟和混合信号产品等。这些产品被广泛应于消费电子、通信、工业、汽车等领域。 公司在技术创新和产品研发方面具有领先地位,致力于提供性能卓越、高质量的解决方案。除了产品之外,Cypress Semiconductor还提供技术支持、方案定制和全方位的服务,以满足客