位置:CY7C1618KV18 > CY7C1618KV18详情

CY7C1618KV18中文资料

厂家型号

CY7C1618KV18

文件大小

753Kbytes

页面数量

32

功能描述

144-Mbit DDR II SRAM Two-Word Burst Architecture

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1618KV18数据手册规格书PDF详情

Functional Description

The CY7C1618KV18, and CY7C1620KV18 are 1.8-V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of C and C if provided, or on the rising edge of K and K if C/C are not provided. On CY7C1618KV18 and CY7C1620KV18, the burst counter takes in the least significant bit of the external address and bursts two 18-bit words in the case of CY7C1618KV18 and two 36-bit words in the case of CY7C1620KV18 sequentially into or out of the device.

Features

■ 144-Mbit density (8M × 18, 4M × 36)

■ 333 MHz clock for high bandwidth

■ Two-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Synchronous internally self-timed writes

■ DDR II operates with 1.5-cycle read latency when DOFF is asserted high

■ Operates similar to DDR I device with one cycle read latency when DOFF is asserted low

■ 1.8-V core power supply with high-speed transceiver logic (HSTL) inputs and outputs

■ Variable drive HSTL output buffers

■ Expanded HSTL output voltage (1.4 V–VDD)

❐ Supports both 1.5-V and 1.8-V I/O supply

■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)

■ Offered in Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

更新时间:2025-10-11 17:50:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Cypress
165-FBGA
7510
Cypress一级分销,原装原盒原包装!
CYPRESS
23+
NA
1221
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品
CYPRESS
ROHS+Original
NA
1221
专业电子元器件供应链/QQ 350053121 /正纳电子
CYPRESS
10+
BGA
24
现货
CYPRESS
25+
BGA-165
105
就找我吧!--邀您体验愉快问购元件!
Cypress
22+
165FBGA (15x17)
9000
原厂渠道,现货配单
CYPRESS
23+
BGA
7000
Cypress
25+
电联咨询
7800
公司现货,提供拆样技术支持
CYPRESS/赛普拉斯
23+
FBGA165
50000
全新原装正品现货,支持订货
Cypress Semiconductor Corp
25+
165-LBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证

CY7C1618KV18-300BZXC 价格

参考价格:¥1599.7172

型号:CY7C1618KV18-300BZXC 品牌:Cynergy 3 备注:这里有CY7C1618KV18多少钱,2025年最近7天走势,今日出价,今日竞价,CY7C1618KV18批发/采购报价,CY7C1618KV18行情走势销售排排榜,CY7C1618KV18报价。