位置:CY7C1613KV18 > CY7C1613KV18详情
CY7C1613KV18中文资料
CY7C1613KV18数据手册规格书PDF详情
Functional Description
The CY7C1613KV18, and CY7C1615KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR® II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to “turn around” the data bus that exists with common I/O devices.
Features
■ Separate independent read and write data ports
❐ Supports concurrent transactions
■ 333 MHz clock for high bandwidth
■ Four-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ Quad data rate (QDR®) II operates with 1.5-cycle read latency when DOFF is asserted high
■ Operates similar to a QDR I device with one-cycle read latency when DOFF is asserted low
■ Available in × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
❐ Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive high-speed transceiver logic (HSTL) output buffers
■ JTAG 1149.1 compatible test access port (TAP)
■ Phase Locked Loop (PLL) for accurate data placement
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Cypress |
165-FBGA |
3200 |
Cypress一级分销,原装原盒原包装! |
||||
cypress |
24+ |
BGA |
5000 |
全现原装公司现货 |
|||
CYPRESS |
23+ |
NA |
1221 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
|||
CYPRESS |
ROHS+Original |
NA |
1221 |
专业电子元器件供应链/QQ 350053121 /正纳电子 |
|||
Cypress |
22+ |
165FBGA (15x17) |
9000 |
原厂渠道,现货配单 |
|||
CYPRESS |
25+ |
BGA-165 |
36 |
就找我吧!--邀您体验愉快问购元件! |
|||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
||||
Cypress |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
CYPRESS/赛普拉斯 |
2450+ |
BGA |
9850 |
只做原装正品现货或订货假一赔十! |
|||
Cypress Semiconductor Corp |
25+ |
165-LBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
CY7C1613KV18-333BZXC 价格
参考价格:¥1728.8078
CY7C1613KV18 资料下载更多...
CY7C1613KV18 芯片相关型号
- 1108114
- 1108116
- 1108208
- 1108224
- 1108411
- 1108420
- 1108522
- 1108608
- 1108810
- 11089923
- 291C4032F832AB
- 291C40A5R624AB
- 291C40B0R624AB
- 291C5DB5F624AB
- 291C63A5F624AB
- 291V12B5R624AB
- 291V13B0F624AB
- 291V1D28R624AB
- 291V1DC0R624AB
- 7445720
- CY7C1364CV33
- CY7C1425KV18_12
- EEUEB1J1R0
- EEUEB2C330
- ELF18D433
- ELF18D602
- ERZVF1M470
- G552
- LQW18AN5N6D00
- PGB1010402MR
CYPRESS相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105