位置:CY7C1313AV18 > CY7C1313AV18详情
CY7C1313AV18中文资料
CY7C1313AV18数据手册规格书PDF详情
Functional Description
The CY7C1311AV18/CY7C1313AV18/CY7C1315AV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for Read and Write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II Read and Write ports are completely independent of one another. In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1311AV18) or 18-bit words (CY7C1313AV18) or 36-bit words (CY7C1315AV18) that burst sequentially into or out of the device. Since data can be transferred into and out of the device on every rising edge of both input clocks (K and K and C and C), memory bandwidth is maximized while simplifying system design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with Port Selects for each port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.
Features
• Separate Independent Read and Write Data Ports
— Supports concurrent transactions
• 250-MHz Clock for High Bandwidth
• 4-Word Burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces on both Read and Write Ports (data transferred at 500 MHz) at 250 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two output clocks (C and C) accounts for clock skew and flight time mismatching
• Echo clocks (CQ and CQ) simplify data capture in high speed systems
• Single multiplexed address input bus latches address inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• Available in ×8, ×18, and ×36 configurations
• Full data coherancy providing most current data
• Core Vdd=1.8(+/-0.1V);I/O Vddq=1.4V to Vdd)
• 13 × 15 x 1.4 mm 1.0-mm pitch FBGA package, 165-ball (11 × 15 matrix)
• Variable drive HSTL output buffers
• JTAG 1149.1 Compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
CY7C1313AV18产品属性
- 类型
描述
- 型号
CY7C1313AV18
- 制造商
Cypress Semiconductor
- 功能描述
SRAM Chip Sync Dual 1.8V 18M-Bit 1M x 18 0.5ns 165-Pin FBGA
- 制造商
Rochester Electronics LLC
- 功能描述
1MX18 1.8V QDR-II SRAM(4-WORD BURST) - Bulk
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
BGA |
20000 |
原装进口ICMCUSOCMOS等知名国内外品牌只做原装全 |
|||
CYPRESS |
24+ |
BGA |
2 |
||||
CYPRESS |
24+ |
BGA |
30617 |
主打CYPRESS品牌价格绝对优势 |
|||
CYPRESS |
18+ |
BGA |
85600 |
保证进口原装可开17%增值税发票 |
|||
CYPRESS |
2016+ |
BGA |
6523 |
只做进口原装现货!或订货假一赔十! |
|||
CYPRESS |
24+ |
BGA |
3500 |
原装现货,可开13%税票 |
|||
CYPRESS |
2016+ |
BGA |
3000 |
公司只做原装,假一罚十,可开17%增值税发票! |
|||
CYPRESS |
24+ |
BGA |
65200 |
一级代理/放心采购 |
|||
CYPRESS |
04+ |
BGA |
126 |
现货 |
|||
CYPRESS |
2138+ |
原厂标准封装 |
8960 |
代理CYPRESS全系列芯片,原装现货 |
CY7C1313AV18 资料下载更多...
CY7C1313AV18 芯片相关型号
- 4611T-101-2222FBA
- AS7C33512NTF36A-10TQCN
- AS80SSTVF16857
- C202G102B1G5CR
- CG1A030000
- CLA-13-6013
- CS8183YDWF20
- CY28359OC
- CY7C1311AV18
- RC48F4P0ZTQ0
- S-80820CNUA-B8N-T2
- SO-502-CJD-LNN1350
- TC-400-CBF-256B20.48
- TC-400-CGF-156B20.48
- TC-400-DDF-256B20.48
- VC-400-DFF-405J155.52
- VC-400-GDF-505H155.52
- VC-800-KAC-GTJ-17.664
- VC-800-KAC-NTK-16.384
- VC-800-KAF-GTK-16.384
- VC-800-LAC-GTK-16.384
- VS-500-KEF-GNN748.0709
- VS-502-BJF-FNN-1344.3256
- VS-502-CKF-FNN-1344.3256
- VS-502-DJF-FNN-1344.3256
- VS-720-LPF-GBB-693.4830
- VTC4-A4DA-12M800
- VTC4-D1DA-12M800
- VVC1-BGD-10.000
- VVC2-BGD-10.000
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
CypressSemiconductor 赛普拉斯半导体公司
Cypress Semiconductor是一家总部位于美国加州圣克拉拉的半导体公司,现为Infineon Technologies旗下一部分。该公司成立于1982年,是一家专业从事半导体解决方案开发的公司。 Cypress Semiconductor主要致力于提供广泛的半导体产品,包括微控制器、存储器、时钟和数据传输产品、接口解决方案、模拟和混合信号产品等。这些产品被广泛应于消费电子、通信、工业、汽车等领域。 公司在技术创新和产品研发方面具有领先地位,致力于提供性能卓越、高质量的解决方案。除了产品之外,Cypress Semiconductor还提供技术支持、方案定制和全方位的服务,以满足客