位置:CY7C1313AV18-167BZC > CY7C1313AV18-167BZC详情

CY7C1313AV18-167BZC中文资料

厂家型号

CY7C1313AV18-167BZC

文件大小

327.27Kbytes

页面数量

22

功能描述

18-Mb QDRTM-II SRAM 4-Word Burst Architecture

SRAM Chip Sync Dual 1.8V 18M-Bit 1M x 18 0.5ns 165-Pin FBGA

数据手册

下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1313AV18-167BZC数据手册规格书PDF详情

Functional Description

The CY7C1311AV18/CY7C1313AV18/CY7C1315AV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for Read and Write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II Read and Write ports are completely independent of one another. In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1311AV18) or 18-bit words (CY7C1313AV18) or 36-bit words (CY7C1315AV18) that burst sequentially into or out of the device. Since data can be transferred into and out of the device on every rising edge of both input clocks (K and K and C and C), memory bandwidth is maximized while simplifying system design by eliminating bus “turn-arounds”.

Depth expansion is accomplished with Port Selects for each port. Port selects allow each port to operate independently.

All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.

Features

• Separate Independent Read and Write Data Ports

— Supports concurrent transactions

• 250-MHz Clock for High Bandwidth

• 4-Word Burst for reducing address bus frequency

• Double Data Rate (DDR) interfaces on both Read and Write Ports (data transferred at 500 MHz) at 250 MHz

• Two input clocks (K and K) for precise DDR timing

— SRAM uses rising edges only

• Two output clocks (C and C) accounts for clock skew and flight time mismatching

• Echo clocks (CQ and CQ) simplify data capture in high speed systems

• Single multiplexed address input bus latches address inputs for both Read and Write ports

• Separate Port Selects for depth expansion

• Synchronous internally self-timed writes

• Available in ×8, ×18, and ×36 configurations

• Full data coherancy providing most current data

• Core Vdd=1.8(+/-0.1V);I/O Vddq=1.4V to Vdd)

• 13 × 15 x 1.4 mm 1.0-mm pitch FBGA package, 165-ball (11 × 15 matrix)

• Variable drive HSTL output buffers

• JTAG 1149.1 Compatible test access port

• Delay Lock Loop (DLL) for accurate data placement

CY7C1313AV18-167BZC产品属性

  • 类型

    描述

  • 型号

    CY7C1313AV18-167BZC

  • 制造商

    Cypress Semiconductor

  • 功能描述

    SRAM Chip Sync Dual 1.8V 18M-Bit 1M x 18 0.5ns 165-Pin FBGA

  • 制造商

    Rochester Electronics LLC

  • 功能描述

    1MX18 1.8V QDR-II SRAM(4-WORD BURST) - Bulk

更新时间:2025-10-7 16:20:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
FBGA165
2106
正品原装--自家现货-实单可谈
CYPRESS
2138+
原厂标准封装
8960
代理CYPRESS全系列芯片,原装现货
CYPRESS(赛普拉斯)
24+
LBGA165
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
CYPRESS
23+
TO
20000
原厂授权代理分销现货只做原装正迈科技样品支持现货
CYPRESS
24+
BGA
2
CYPRESS
24+
BGA
3500
原装现货,可开13%税票
CYPRESS
2016+
BGA
3000
公司只做原装,假一罚十,可开17%增值税发票!
CYPRESS
24+
BGA
30617
主打CYPRESS品牌价格绝对优势
CYPRESS
18+
BGA
85600
保证进口原装可开17%增值税发票
CYPRESS
24+
BGA
65200
一级代理/放心采购