型号 功能描述 生产厂家 企业 LOGO 操作
CDCF2509PW

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

文件:139.16 Kbytes Page:11 Pages

TI

德州仪器

CDCF2509PW

3.3V Phase-Lock Loop Clock Driver

文件:638.43 Kbytes Page:15 Pages

TI

德州仪器

CDCF2509PW

封装/外壳:24-TSSOP(0.173",4.40mm 宽) 包装:散装 描述:IC 3.3V PLL CLOCK-DRVR 24-TSSOP 集成电路(IC) 应用特定时钟/定时

TI

德州仪器

丝印代码:CDCF2509;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

Use CDCVF2509A as a Replacement for this Device Designed to Meet PC133 SDRAM Registered DIMM Specification Rev. 0.9 Spread Spectrum Clock Compatible Operating Frequency 25 MHz to 140 MHz Static Phase Error Distribution at 66 MHz to 133 MHz is ±125 ps Jitter (cyc−cyc) at 66 MHz to 133 MHz I

TI

德州仪器

丝印代码:CDCF2509;3.3-V PHASE-LOCK LOOP CLOCK DRIVER

Use CDCVF2509A as a Replacement for this Device Designed to Meet PC133 SDRAM Registered DIMM Specification Rev. 0.9 Spread Spectrum Clock Compatible Operating Frequency 25 MHz to 140 MHz Static Phase Error Distribution at 66 MHz to 133 MHz is ±125 ps Jitter (cyc−cyc) at 66 MHz to 133 MHz I

TI

德州仪器

3.3V Phase-Lock Loop Clock Driver

文件:638.43 Kbytes Page:15 Pages

TI

德州仪器

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

文件:641.08 Kbytes Page:15 Pages

TI

德州仪器

封装/外壳:24-TSSOP(0.173",4.40mm 宽) 包装:卷带(TR) 描述:IC 3.3V PLL CLOCK-DRVR 24-TSSOP 集成电路(IC) 应用特定时钟/定时

TI

德州仪器

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

文件:139.16 Kbytes Page:11 Pages

TI

德州仪器

3.3V Phase-Lock Loop Clock Driver

文件:638.43 Kbytes Page:15 Pages

TI

德州仪器

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

文件:641.08 Kbytes Page:15 Pages

TI

德州仪器

3.3V Phase-Lock Loop Clock Driver

文件:638.43 Kbytes Page:15 Pages

TI

德州仪器

50-150 MHz 1:9 SDRAM clock driver

DESCRIPTION The PCK2509S is a high-performance, low-skew, low-jitter, phase-locked loop (PLL) clock driver. It uses a PLLto precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The PC

PHILIPS

飞利浦

50-150 MHz 1:9 SDRAM clock driver

DESCRIPTION The PCK2509SA is a high-performance, low-skew, low-jitter, phase-locked loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The

PHILIPS

飞利浦

50-150 MHz 1:9 SDRAM clock driver

DESCRIPTION The PCK2509S is a high-performance, low-skew, low-jitter, phase-locked loop (PLL) clock driver. It uses a PLLto precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The PC

PHILIPS

飞利浦

VIDEO SUPER INPOSER WITH Y-C MIXER

文件:194 Kbytes Page:5 Pages

NJRC

日本无线

VIDEO SUPER INPOSER WITH Y-C MIXER

文件:194 Kbytes Page:5 Pages

NJRC

日本无线

CDCF2509PW产品属性

  • 类型

    描述

  • 型号

    CDCF2509PW

  • 功能描述

    时钟驱动器及分配 3.3VPhase Lock Loop ClockDrvr

  • RoHS

  • 制造商

    Micrel

  • 1

    4

  • 输出类型

    Differential

  • 最大输出频率

    4.2 GHz

  • 电源电压-最小

    5 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    SOIC-8

  • 封装

    Reel

更新时间:2026-3-16 11:49:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TI
25+
-
12421
正规渠道,免费送样。支持账期,BOM一站式配齐
TI
2026+
TSSOP24
2110
原装正品,假一罚十!
TI/德州仪器
24+
SSOP
13496
只供应原装正品 欢迎询价
TI
22+
SSOP
25000
专业配单,原装正品假一罚十,代理渠道价格优
TI/德州仪器
24+
TSSOP-24
9600
原装现货,优势供应,支持实单!
-
23+
NA
30685
原厂授权一级代理,专业海外优势订货,价格优势、品种
TI
25+
SSOP
26200
原装现货,诚信经营!
TI
23+
SSOP
12800
公司只有原装 欢迎来电咨询。
TI
23+
TSSOP/24
7000
绝对全新原装!100%保质量特价!请放心订购!
TEXAS
24+
SSOP24L
2300

CDCF2509PW数据表相关新闻